Public Version
www.ti.com
SDTI Module
Table 27-52. SDTI_SCONFIG
Address Offset
0x0000 0028
Physical Address
Instance
SDTI
See
Description
SDTI Serial configuration register.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
TXDSIZE
SINGLEEDGE
SDTISCLKRATE
Bits
Field Name
Description
Type
Reset
31:7
RESERVED
RFU
RW
0x0000000
6:5
TXDSIZE
00 1 bit TXD size/
RW
0x2
01 2-bit TXD size/
10 4-bit TXD size/
11 Reserved. (if set, interface will behave as 4-bit size)
4
SINGLEEDGE
0 Dual -edge operation mode/
RW
0
1 Single - edge operation mode
3:0
SDTISCLKRATE
0x0: Division by 1
RW
0x1
0x1: Division by 1
0x2: Division by 2
0x3: Division by 3
0x4: Division by 4
0x5: Division by 5
0x6: Division by 6
0x7: Division by 7
0x8: Division by 8
0x9: Division by 9
0xA: Division by 10
Others: Division by 1
Table 27-53. Register Call Summary for Register SDTI_SCONFIG
SDTI Environment
•
•
:
•
:
SDTI Functional Description
•
Serial Interface Clock Generation
SDTI Basic Programming Model
•
:
SDTI Register Manual
•
3625
SWPU177N – December 2009 – Revised November 2010
Debug and Emulation
Copyright © 2009–2010, Texas Instruments Incorporated