Public Version
SDTI Module
www.ti.com
Table 27-88. PERIPHERAL_ID2
Address Offset
0x0000 0FE8
Physical Address
Instance
SDTI
See
Description
All Peripheral ID registers are implemented as 8-bit registers with the upper 24 bits returning a value of
zero.
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
REVISION
JEDEC
JEP106IDCODE
Bits
Field Name
Description
Type
Reset
31:8
RESERVED
RFU
R
0x000000
7:4
REVISION
Revision number of peripheral.
R
0x1
Major revision from OCP version register.
3
JEDEC
Indicates that a JEDEC assigned value is used.
R
1
2:0
JEP106IDCODE
JEP106 identity code [6:4]
R
0x1
Table 27-89. Register Call Summary for Register PERIPHERAL_ID2
SDTI Basic Programming Model
•
:
SDTI Register Manual
•
Table 27-90. PERIPHERAL_ID3
Address Offset
0x0000 0FEC
Physical Address
Instance
SDTI
See
Description
All Peripheral ID registers are implemented as 8-bit registers with the upper 24 bits returning a value of
zero.
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
REVAND
CUSTOMMODIFIED
Bits
Field Name
Description
Type
Reset
31:8
RESERVED
RFU
R
0x000000
7:4
REVAND
RevAnd (at top level)
R
0x0
3:0
CUSTOMMODIFIED
Customer Modified
R
0x0
3636
Debug and Emulation
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated