Valid Address
D0
D1
D2
D3
OUT
IN
OUT
CSONTIME
ADVONTIME
ADVRDOFFTIME
OEONTIME
OEOFFTIME
CLKACTIVATIONTIME
CSRDOFFTIME0
RDACCESSTIME
RDCYCLETIME0
PAGEBURSTACCESSTIME
PAGEBURSTACCESSTIME
PAGEBURSTACCESSTIME
RDCYCLETIME1
CSRDOFFTIME1
GPMC_FCLK
GPMC_CLK
gpmc_a[11:1]
gpmc_d[15:0]
nBE1/nBE0
nCS
nADV
nOE
DIR
WAIT
(connected to A [9:0] on memory side)
(connected to D [15:0] on memory side)
gpmc-018
Valid Address
Public Version
www.ti.com
General-Purpose Memory Controller
10.1.5.10.3 Synchronous Multiple (Burst) Read (4-, 8-, 16-Word16 Burst With Wraparound Capability)
and
show a synchronous multiple read operation with GPMCFCLKDivider
equal to 0 and 1, respectively.
Figure 10-18. Synchronous Multiple (Burst) Read (GPMCFCLKDIVIDER = 0)
NOTE:
The WAIT signal is active low.
2151
SWPU177N – December 2009 – Revised November 2010
Memory Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated