Public Version
www.ti.com
Camera ISP Register Manual
Table 6-536. SBL_CCDC_WR_2
Address Offset
0x0000 0030
Physical Address
Instance
ISP_SBL
See
Description
CCDC WRITE REQUEST 3 REGISTER
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
BYTE_CNT
ADDR
RESERVED
DATA_SENT
DATA_READY
Bits
Field Name
Description
Type
Reset
31:30
RESERVED
Write 0's for future compatibility.
R
0x0
Reads returns 0.
29:22
BYTE_CNT
Current byte count.
R
0x00
21
DATA_READY
Data ready
R
0
Read 0x0: No
Read 0x1: Yes
20
DATA_SENT
Data sent to the destination, waiting for status.
R
0
Read 0x0: No
Read 0x1: Yes
19:0
ADDR
Upper 20 bits of the write address.
R
0x00000
Table 6-537. Register Call Summary for Register SBL_CCDC_WR_2
Camera ISP Register Manual
•
Camera ISP SBL Register Summary
Table 6-538. SBL_CCDC_WR_3
Address Offset
0x0000 0034
Physical Address
Instance
ISP_SBL
See
Description
CCDC WRITE REQUEST 4 REGISTER
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
BYTE_CNT
ADDR
RESERVED
DATA_SENT
DATA_READY
Bits
Field Name
Description
Type
Reset
31:30
RESERVED
Write 0's for future compatibility.
R
0x0
Reads returns 0.
29:22
BYTE_CNT
Current byte count.
R
0x00
21
DATA_READY
Data ready
R
0
Read 0x0: No
Read 0x1: Yes
1489
SWPU177N – December 2009 – Revised November 2010
Camera Image Signal Processor
Copyright © 2009–2010, Texas Instruments Incorporated