
Public Version
www.ti.com
Camera ISP Register Manual
Table 6-509. RSZ_YENH
Address Offset
0x0000 00A8
Physical Address
0x480B D0A8
Instance
ISP_RESIZER
Description
LUMINANCE ENHANCER REGISTER The new luminance value is computed as: Y += HPF(Y) x
max(GAIN, (|HPF(Y) - CORE) x SLOP + 8) >> 4.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
ALGO
GAIN
SLOP
CORE
Bits
Field Name
Description
Type
Reset
31:18
RESERVED
Write 0s for future compatibility.
RW
0x0000
Reads returns 0.
17:16
ALGO
Algorithm select.
RW
0x0
0x0: Disable.
0x1: [-1 2 -1]/2 high-pass filter.
0x2: [-1 -2 6 -2 -1]/4 high-pass filter.
15:12
GAIN
Maximum gain.
RW
0x0
The data is coded in U4Q4 representation.
11:8
SLOP
Slope.
RW
0x0
The data is coded in U4Q4 representation.
7:0
CORE
Coring offset.
RW
0x00
The data is coded in U8Q0 representation.
Table 6-510. Register Call Summary for Register RSZ_YENH
Camera ISP Functional Description
•
Camera ISP VPBE Resizer Horizontal and Vertical Resizing
:
•
Camera ISP VPBE Resizer Luma Edge Enhancement
Camera ISP Basic Programming Model
•
Camera ISP Resizer Register Setup
•
Camera ISP Resizer Summary of Constraints
:
Camera ISP Register Manual
•
Camera ISP RESIZER Register Summary
6.6.9 Camera ISP SBL Registers
6.6.9.1
Camera ISP SBL Register Summary
Table 6-511. ISP_SBL Register Mapping Summary
Register Width
Register Name
Type
Address Offset
ISP_SBL Base Address
(Bits)
R
32
0x0000 0000
0x480B D200
RW
32
0x0000 0004
0x480B D204
R
32
0x0000 0008
0x480B D208
R
32
0x0000 000C
0x480B D20C
R
32
0x0000 0010
0x480B D210
R
32
0x0000 0014
0x480B D214
R
32
0x0000 0018
0x480B D218
R
32
0x0000 001C
0x480B D21C
R
32
0x0000 0020
0x480B D220
R
32
0x0000 0024
0x480B D224
1475
SWPU177N – December 2009 – Revised November 2010
Camera Image Signal Processor
Copyright © 2009–2010, Texas Instruments Incorporated