Public Version
www.ti.com
Camera ISP Register Manual
Bits
Field Name
Description
Type
Reset
31:5
OFST
Line offset programmed in bytes
RW
0x0000000
If OFST = 0, the data are read contiguously from
memory. Otherwise, OFST sets the source offset
between the first pixel of the previous line and the first
pixel of the current line.
4:0
RESERVED
Write 0s for future compatibility. Read returns 0.
RW
0x00
Table 6-205. Register Call Summary for Register CCP2_LCM_SRC_OFST
Camera ISP Functional Description
•
Camera ISP CSI1/CCP2B Memory Read Channel
:
Camera ISP Basic Programming Model
•
Camera ISP CSI1/CCP2B Read Data from Memory
:
Camera ISP Register Manual
•
Camera ISP CCP2 Register Summary
Table 6-206. CCP2_LCM_DST_ADDR
Address Offset
0x0000 01E8
Physical Address
0x480B C5E8
Instance
ISP_CCP2
Description
Memory channel destination address. This register sets the 32-bit memory address where the pixel data
are stored. The 5 LSBs are ignored; the address is aligned on a 32-byte boundary.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
ADDR
RESERVED
Bits
Field Name
Description
Type
Reset
31:5
ADDR
27 MSBs of the 32-bit address.
RW
0x0000000
4:0
RESERVED
5 least significant bits of the 32-bit address
RW
0x00
Write 0s for future compatibility. Read returns 0.
Table 6-207. Register Call Summary for Register CCP2_LCM_DST_ADDR
Camera ISP Functional Description
•
Camera ISP CSI1/CCP2B Memory Read Channel
:
Camera ISP Register Manual
•
Camera ISP CCP2 Register Summary
•
Camera ISP CCP2 Register Description
Table 6-208. CCP2_LCM_DST_OFST
Address Offset
0x0000 01EC
Physical Address
0x480B C5EC
Instance
ISP_CCP2
Description
Memory channel destination offset register. This register sets the offset, which is applied on the
destination address after each line is written to memory. For example, it enables 2D data transfers of
the pixel data into a frame buffer. In such case, the pixel data and frame buffer data have the same data
format. The 5 LSBs are ignored; the offset is a multiple of 32 bytes.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
OFST
RESERVED
1371
SWPU177N – December 2009 – Revised November 2010
Camera Image Signal Processor
Copyright © 2009–2010, Texas Instruments Incorporated