Public Version
www.ti.com
PRCM Register Manual
Bits
Field Name
Description
Type
Reset
31:27
CORE_DPLL_CLKOUT_DIV
DPLL3 output clock divider factor M2; Other enums:
RW
0x01
Reserved
0x1: DPLL3 output clock is divided by 1
0x2: DPLL3 output clock is divided by 2
0x3: DPLL3 output clock is divided by 3
0x4: DPLL3 output clock is divided by 4
0x5: DPLL3 output clock is divided by 5
0x6: DPLL3 output clock is divided by 6
0x7: DPLL3 output clock is divided by 7
0x8: DPLL3 output clock is divided by 8
0x9: DPLL3 output clock is divided by 9
0xA: DPLL3 output clock is divided by 10
0xB: DPLL3 output clock is divided by 11
0xC: DPLL3 output clock is divided by 12
0xD: DPLL3 output clock is divided by 13
0xE: DPLL3 output clock is divided by 14
0xF: DPLL3 output clock is divided by 15
0x10: DPLL3 output clock is divided by 16
0x11: DPLL3 output clock is divided by 17
0x12: DPLL3 output clock is divided by 18
0x13: DPLL3 output clock is divided by 19
0x14: DPLL3 output clock is divided by 20
0x15: DPLL3 output clock is divided by 21
0x16: DPLL3 output clock is divided by 22
0x17: DPLL3 output clock is divided by 23
0x18: DPLL3 output clock is divided by 24
0x19: DPLL3 output clock is divided by 25
0x1A: DPLL3 output clock is divided by 26
0x1B: DPLL3 output clock is divided by 27
0x1C: DPLL3 output clock is divided by 28
0x1D: DPLL3 output clock is divided by 29
0x1E: DPLL3 output clock is divided by 30
0x1F: DPLL3 output clock is divided by 31
26:16
CORE_DPLL_MULT
DPLL3 multiplier factor (0 to 2047)
RW
0x000
15
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x0
14:8
CORE_DPLL_DIV
DPLL3 divider factor (0 to 127)
RW
0x00
7
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x0
6
SOURCE_96M
Selection of 96M_FCLK source
RW
0x1
0x0: source is the CM_96M_FCLK
0x1: source is CM_SYS_CLK
5
SOURCE_54M
Selection of 54MHz clock source
RW
0x0
0x0: source is the DPLL4_M3_CLK
0x1: source is sys_altclk
4
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x0
3
SOURCE_48M
Selection of Func_12M_clk and Func_48M_clk source
RW
0x0
0x0: source is the CM_96M_FCLK
0x1: source is sys_altclk
2:0
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x0
505
SWPU177N – December 2009 – Revised November 2010
Power, Reset, and Clock Management
Copyright © 2009–2010, Texas Instruments Incorporated