Public Version
www.ti.com
Display Subsystem Register Manual
Table 7-147. Register Call Summary for Register DISPC_IRQENABLE
Display Subsystem Integration
•
Display Subsystem Basic Programming Model
•
Display Controller Configuration
:
•
TV Set-Specific Control Registers
•
Video Encoder Programming Sequence
Display Subsystem Use Cases and Tips
•
:
•
:
Display Subsystem Register Manual
•
Display Controller Register Mapping Summary
:
Table 7-148. DISPC_CONTROL
Address Offset
0x040
Physical address
0x4805 0440
Instance
DISC
Description
The control register configures the display controller module.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
HT
M8B
GPIN1
GPIN0
GOLCD
STNTFT
GPOUT1
GPOUT0
Reserved
GODIGITAL
LCDENABLE
STALLMODE
TDMENABLE
MONOCOLOR
TFTDATALINES
DIGITALENABLE
LCDENABLEPOL
TDMUNUSEDBITS
PCKFREEENABLE
STDITHERENABLE
LCDENABLESIGNAL
TDMCYCLEFORMAT
TDMPARALLELMODE
OVERLAYOPTIMIZATION
SPATIALTEMPORALDITHERINGFRAMES
Bits
Field Name
Description
Type
Reset
31:30
SPATIALTEMPORAL
Spatial/Temporal dithering number of frames
RW
0x0
DITHERINGFRAMES
wr: VFP
0x0:
Spatial only
0x1:
Spatial and temporal over two frames
0x2:
Spatial and temporal over four frames
0x3:
Reserved
29
LCDENABLEPOL
LCD Enable Signal Polarity
RW
0
0x0:
Active low
0x1:
Active high
28
LCDENABLESIGNAL
LCD Enable Signal: LCD interface active/inactive
RW
0
0x0:
Signal disabled
0x1:
Signal enabled
27
PCKFREEENABLE
Pixel clock free-running enabled/disabled
RW
0
0x0:
Clock disabled
0x1:
Clock enabled
26:25
TDMUNUSEDBITS
State of unused bits (TDM mode only)
RW
0x0
WR: VFP
1829
SWPU177N – December 2009 – Revised November 2010
Display Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated