Public Version
UART/IrDA/CIR Register Manual
www.ti.com
Table 19-125. IER2_REG
Address Offset
0x06C
Physical Address
Instance
UART
See
to
Description
Enables RX/TX FIFOs empty corresponding interrupts.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
EN_TXFIFO_EMPTY
EN_RXFIFO_EMPTY
Bits
Field Name
Description
Type
Reset
31:2
Reserved
Read returns 0.
R
0x0000000
1
EN_TXFIFO_EMPTY
Enables TX FIFO empty corresponding interrupt
RW
0
0x0: Enables EN_TXFIFO_EMPTY interrupt
0x1: Disables EN_TXFIFO_EMPTY interrupt
0
EN_RXFIFO_EMPTY
Enables RX FIFO empty corresponding interrupt
RW
0
0x0: Enables EN_RXFIFO_EMPTY interrupt
0x1: Disables EN_RXFIFO_EMPTY interrupt
Table 19-126. Register Call Summary for Register IER2_REG
UART/IrDA/CIR Functional Description
•
•
UART/IrDA (SIR, MIR, FIR)/CIR Mode Selection
[6] [7] [8] [9] [10] [11] [12] [13] [14] [15] [16] [17] [18] [19] [20] [21] [22] [23]
UART/IrDA/CIR Register Manual
•
UART/IrDA/CIR Register Summary
Table 19-127. ISR2_REG
Address Offset
0x070
Physical Address
Instance
UART
See
to
Description
Status of RX/TX FIFOs empty corresponding interrupts.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
TXFIFO_EMPTY_STS
RXFIFO_EMPTY_STS
2972
UART/IrDA/CIR
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated