Public Version
www.ti.com
McBSP Register Manual
Table 21-80. MCBSPLP_RCERD_REG
Address Offset
0x0000 0050
Physical Address
0x4807 4050
Instance
McBSP1
0x4809 6050
McBSP5
0x4902 2050
McBSP2
0x4902 4050
McBSP3
0x4902 6050
McBSP4
Description
McBSPLP receive channel enable register partition D
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
RCERD
Bits
Field Name
Description
Type
Reset
31:16
RESERVED
Read returns 0x0.
R
0x0000
15:0
RCERD
Receive Channel Enable
RW
0x0000
RCERD n=0 Disables reception of n-th channel in an
even-numbered block in partition D
RCERD n=1 Enables reception of n-th channel in an
even-numbered block in partition D
Table 21-81. Register Call Summary for Register MCBSPLP_RCERD_REG
McBSP Functional Description
•
McBSP Register Manual
•
McBSP Register Mapping Summary
:
Table 21-82. MCBSPLP_XCERC_REG
Address Offset
0x0000 0054
Physical Address
0x4807 4054
Instance
McBSP1
0x4809 6054
McBSP5
0x4902 2054
McBSP2
0x4902 4054
McBSP3
0x4902 6054
McBSP4
Description
McBSPLP transmit channel enable register partition C
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
XCERC
Bits
Field Name
Description
Type
Reset
31:16
RESERVED
Read returns 0x0.
R
0x0000
15:0
XCERC
Transmit Channel Enable
RW
0x0000
XCERC n=0 Disables transmission of n-th channel in an
event-numbered block in partition C
XCERC n=1 Enables transmission of n-th channel in an
event-numbered block in partition C
3181
SWPU177N – December 2009 – Revised November 2010
Multi-Channel Buffered Serial Port
Copyright © 2009–2010, Texas Instruments Incorporated