Public Version
HS I
2
C Register Manual
www.ti.com
Table 17-57. I2C_ACTOA
Address Offset
0x50
Physical Address
0x4806 0050
Instance
I2C3
0x4807 0050
I2C1
0x4807 2050
I2C2
Description
This register contains the accessed slave Own Address indicators.
Type
R
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
OA3_ACT
OA2_ACT
OA1_ACT
OA0_ACT
Bits
Field Name
Description
Type
Reset
15:4
Reserved
Write 0s for future compatibility. Read returns 0.
R
0x000
3
OA3_ACT
Own Address 3 active
R
0
Read
Own Address inactive
0x0:
Read
Own Address active
0x1:
2
OA2_ACT
Own Address 2 active
R
0
Read
Own Address inactive
0x0:
Read
Own Address active
0x1:
1
OA1_ACT
Own Address 1 active
R
0
Read
Own Address inactive
0x0:
Read
Own Address active
0x1:
0
OA0_ACT
Own Address 0 active
R
0
Read
Own Address inactive
0x0:
Read
Own Address active
0x1:
Table 17-58. Register Call Summary for Register I2C_ACTOA
HS I2C Functional Description
•
HS I2C Programmable Multislave Channel Feature (I2C Mode Only)
HS I2C Register Manual
•
2838
SWPU177N – December 2009 – Revised November 2010
Multimaster High-Speed I
2
C Controller
Copyright © 2009–2010, Texas Instruments Incorporated