Public Version
Camera ISP Register Manual
www.ti.com
Table 6-650. Register Call Summary for Register CSI2_CTRL (continued)
Camera ISP Basic Programming Model
•
Camera ISP CSI2 Enable Video/Picture Acquisition
•
Camera ISP CSI2 Disable Video/Picture Acquisition
Camera ISP Register Manual
•
Camera ISP CSI2 REGS1 Register Summary
•
Camera ISP CSI2 REGS1 Register Description
Table 6-651. CSI2_DBG_H
Address Offset
0x0000 0044
Physical Address
Instance
See
See
Description
DEBUG REGISTER (Header)
This register provides a way to debug the CSI2 RECEIVER module with no image sensor connected to
the module. The debug mode is enabled by
.DBG_EN. Only full 32-bit values shall be
written. The register is used to write short packets and header of long packets.
Type
W
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
DBG
Bits
Field Name
Description
Type
Reset
31:0
DBG
32-bit input value.
W
0x0000 0000
Table 6-652. Register Call Summary for Register CSI2_DBG_H
Camera ISP Register Manual
•
Camera ISP CSI2 REGS1 Register Summary
Table 6-653. CSI2_GNQ
Address Offset
0x0000 0048
Physical Address
Instance
See
See
Description
GENERIC PARAMETER REGISTER
This register provide a way to read the generic parameters used in the design.
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
FIFODEPTH
NBCONTEXTS
1530
Camera Image Signal Processor
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated