Public Version
Camera ISP Register Manual
www.ti.com
Bits
Field Name
Description
Type
Reset
5
CONTEXT5
Context 5
RW
0
0x0: Event is masked
0x1: Event generates an interrupt when it occurs
4
CONTEXT4
Context 4
RW
0
0x0: Event is masked
0x1: Event generates an interrupt when it occurs
3
CONTEXT3
Context 3
RW
0
0x0: Event is masked
0x1: Event generates an interrupt when it occurs
2
CONTEXT2
Context 2
RW
0
0x0: Event is masked
0x1: Event generates an interrupt when it occurs
1
CONTEXT1
Context 1
RW
0
0x0: Event is masked
0x1: Event generates an interrupt when it occurs
0
CONTEXT0
Context 0
RW
0
0x0: Event is masked
0x1: Event generates an interrupt when it occurs
Table 6-648. Register Call Summary for Register CSI2_IRQENABLE
Camera ISP Integration
•
[0] [1] [2] [3] [4] [5] [6] [7] [8] [9] [10] [11] [12] [13]
Camera ISP Functional Description
•
:
•
Camera ISP Basic Programming Model
•
Camera ISP CSI2 Enable Video/Picture Acquisition
Camera ISP Register Manual
•
Camera ISP CSI2 REGS1 Register Summary
Table 6-649. CSI2_CTRL
Address Offset
0x0000 0040
Physical Address
Instance
See
See
Description
GLOBAL CONTROL REGISTER
This register controls the CSI2 RECEIVER module. This register shall not be modified dynamically
(except IF_EN bit field).
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
IF_EN
FRAME
ECC_EN
DBG_EN
RESERVED
RESERVED
RESERVED
RESERVED
VP_CLK_EN
ENDIANNESS
VP_ONLY_EN
VP_OUT_CTRL
Bits
Field Name
Description
Type
Reset
31:16
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x000
15
VP_CLK_EN
VP clock enable.
RW
0
0x0: The VP clock is disabled.
0x1: The VP clock is enabled.
1528
Camera Image Signal Processor
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated