Public Version
www.ti.com
Camera ISP Register Manual
6.6.10.2 Camera ISP CSI2 REGS1 Register Description
Table 6-639. CSI2_REVISION
Address Offset
0x0000 0000
Physical Address
Instance
See
See
Description
MODULE REVISION
This register contains the IP revision code in binary coded digital. For example, 0x01 = revision 0.1 and
0x21 = revision 2.1
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
REV
Bits
Field Name
Description
Type
Reset
31:8
RESERVED
Write 0's for future compatibility.
R
0x000000
Reads returns 0.
7:0
REV
IP revision
R
TI internal data
[7:4] Major revision
[3:0] Minor revision
Table 6-640. Register Call Summary for Register CSI2_REVISION
Camera ISP Register Manual
•
Camera ISP CSI2 REGS1 Register Summary
Table 6-641. CSI2_SYSCONFIG
Address Offset
0x0000 0010
Physical Address
Instance
See
See
Description
SYSTEM CONFIGURATION REGISTER
This register is the Interconnect-socket system configuration register.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
RESERVED
AUTO_IDLE
SOFT_RESET
MSTANDBY_MODE
Bits
Field Name
Description
Type
Reset
31:14
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x00000
13:12
MSTANDBY_MODE
Sets the behavior of the master port power management
RW
0x0
signals.
0x0: Force-standby. MStandby is only asserted when the
module is disabled.
0x1: No-standby. MStandby is never asserted.
0x2: Smart-standby: MStandby is asserted based on the
activity of the module. The module will try to go to
standby during the vertical blanking period.
11:2
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x000
1523
SWPU177N – December 2009 – Revised November 2010
Camera Image Signal Processor
Copyright © 2009–2010, Texas Instruments Incorporated