Public Version
www.ti.com
Camera ISP Register Manual
Bits
Field Name
Description
Type
Reset
0
ERRSOTHS1
Start of transmission error for lane #1
RW
0
0x0: Event is masked
0x1: Event generates an interrupt when it occurs
Table 6-662. Register Call Summary for Register CSI2_COMPLEXIO1_IRQENABLE
Camera ISP Integration
•
[0] [1] [2] [3] [4] [5] [6] [7] [8] [9] [10] [11] [12] [13] [14] [15] [16]
Camera ISP Basic Programming Model
•
Camera ISP CSI2 Enable Video/Picture Acquisition
Camera ISP Register Manual
•
Camera ISP CSI2 REGS1 Register Summary
Table 6-663. CSI2_DBG_P
Address Offset
0x0000 0068
Physical Address
Instance
See
See
Description
DEBUG REGISTER (Payload)
This register provides a way to debug the CSI2 RECEIVER module with no image sensor connected to
the module. The debug mode is enabled by
.DBG_EN. Only full 32-bit values shall be
written. The register is used to write payload of long packets.
Type
W
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
DBG
Bits
Field Name
Description
Type
Reset
31:0
DBG
32-bit input value.
W
0x0000 0000
Table 6-664. Register Call Summary for Register CSI2_DBG_P
Camera ISP Register Manual
•
Camera ISP CSI2 REGS1 Register Summary
Table 6-665. CSI2_TIMING
Address Offset
0x0000 006C
Physical Address
Instance
See
See
Description
TIMING REGISTER
This register controls the CSI2 RECEIVER module. This register shall not be modified while
.IF_EN is set to '1'.
It is used to indicate the number of L3 cycles for the Stop State monitoring.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
STOP_STATE_COUNTER_IO1
STOP_STATE_X4_IO1
STOP_STATE_X16_IO1
FORCE_RX_MODE_IO1
1539
SWPU177N – December 2009 – Revised November 2010
Camera Image Signal Processor
Copyright © 2009–2010, Texas Instruments Incorporated