Public Version
IVA2.2 Subsystem Register Manual
www.ti.com
Table 5-471. TPTCj_DFDSTi
Address Offset
0x30C + (0x40*i)
Physical address
0x01C1 030C + (0x40*i)
Instance
IVA2.2 TPTC0
Physical address
0x01C1 070C + (0x40*i)
Instance
IVA2.2 TPTC1
Description
Dst FIFO i Set Dst Address
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
DADDR
Bits
Field Name
Description
Type
Reset
31:0
DADDR
Destination address for Dst FIFO Register Set:
R
0x00000000
Initial value is copied from PDST.DADDR. TC updates value
according to destination addressing mode (OPT.SAM) and/or dest
index value (BIDX.DBIDX) after each write command is issued.
When a TR is complete, the final value should be the address of the
last write command issued.
Table 5-472. Register Call Summary for Register TPTCj_DFDSTi
IVA2.2 Subsystem Functional Description
•
:
IVA2.2 Subsystem Register Manual
•
TPTC0 and TPTC1 Register Mapping Summary
Table 5-473. TPTCj_DFBIDXi
Address Offset
0x310 + (0x40*i)
Physical address
0x01C1 0310 + (0x40*i)
Instance
IVA2.2 TPTC0
Physical address
0x01C1 0710 + (0x40*i)
Instance
IVA2.2 TPTC1
Description
Dst FIFO i Set B-Dim Idx
Type
R
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
DBIDX
SBIDX
Bits
Field Name
Description
Type
Reset
31:16
DBIDX
Dest B-Idx for Dest FIFO Register Set. Value copied from PBIDX:
R
0x0000
B-Idx offset between Destination arrays:
Represents the offset in bytes between the startingaddress of each
destination array (recall that there are BCNT arrays of ACNT
elements). DBIDXi is always used, regardless of whether DAM is
Increment or FIFO mode.
15:0
SBIDX
Dest B-Idx for Dest FIFO Register Set. Value copied from PBIDX:
R
0x0000
B-Idx offset between Source arrays:
Represents the offset in bytes between the starting address of each
source array (recall that there are BCNT arrays of ACNT elements).
SBIDX is always used, regardless of whether SAM is Increment or
FIFO mode.
Table 5-474. Register Call Summary for Register TPTCj_DFBIDXi
IVA2.2 Subsystem Functional Description
•
:
IVA2.2 Subsystem Register Manual
•
TPTC0 and TPTC1 Register Mapping Summary
978 IVA2.2 Subsystem
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated