
Public Version
PRCM Register Manual
www.ti.com
Table 3-376. WKUP_PRM Register Summary
Register Name
Type
Register Width
Address Offset
Physical Address
Reset Type
(Bits)
RW
32
0x0000 00A0
0x4830 6CA0
W
RW
32
0x0000 00A4
0x4830 6CA4
W
RW
32
0x0000 00A8
0x4830 6CA8
W
RW
32
0x0000 00B0
0x4830 6CB0
C
3.8.2.7.2 WKUP_PRM Registers
Table 3-377. PM_WKEN_WKUP
Address Offset
0x0000 00A0
Physical Address
0x4830 6CA0
Instance
WKUP_PRM
Description
This register allows enabling/disabling modules wake-up events.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
RESERVED
EN_IO
EN_SR2
EN_SR1
EN_GPT1
EN_GPIO1
RESERVED
RESERVED
RESERVED
RESERVED
EN_IO_CHAIN
Bits
Field Name
Description
Type
Reset
31:17
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x000000
16
EN_IO_CHAIN
I/O daisy chain wakeup is disabled.
RW
1
0x0: I/O wake-up daisy chain is disabled.
0x1: I/O wake-up daisy chain event is enabled.
15:10
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x000000
9
RESERVED
Reserved for non-GP devices
RW
0x1
8
EN_IO
IO pad wake-up control
RW
0x1
0x0: IO pad wakeup is disabled
0x1: IO pad wake-up event is enabled
7
EN_SR2
SmartRefex 2 wake-up control
RW
0x1
0x0: SmartReflex 2 wakeup is disabled
0x1: Smart Reflex 2 wake-up event is enabled
6
EN_SR1
Smart Refex 1 wakeup control
RW
0x1
0x0: SmartReflex 1 wakeup is disabled
0x1: SmartReflex 1 wake-up event is enabled
5:4
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x0
3
EN_GPIO1
GPIO 1 wake-up control
RW
0x1
0x0: GPIO 1 wakeup is disabled
0x1: GPIO 1 wake-up event is enabled
2
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x0
1
RESERVED
Reserved for non-GP devices
R
0x1
0
EN_GPT1
GPTIMER 1 wake-up control
RW
0x1
0x0: GPTIMER 1 wakeup is disabled
0x1: GPTIMER 1 wake-up event is enabled
596
Power, Reset, and Clock Management
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated