
Public Version
www.ti.com
PRCM Register Manual
Bits
Field Name
Description
Type
Reset
6
GRPSEL_SR1
Select the Smart Reflex 1 in the IVA2 wake-up events
RW
0x0
group
0x0: Smart Reflex 1 is not attached to the IVA2 wake-up
events group.
0x1: Smart Reflex 1 is attached to the IVA2 wake-up
events group.
5:4
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x0
3
GRPSEL_GPIO1
Select the GPIO 1 in the IVA2 wake-up events group
RW
0x0
0x0: GPIO 1 is not attached to the IVA2 wake-up events
group.
0x1: GPIO 1 is attached to the IVA2 wake-up events
group.
2
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x0
1
RESERVED
Reserved for non-GP devices.
RW
0x0
0
GRPSEL_GPT1
Select the GPTIMER 1 in the IVA2 wake-up events group
RW
0x0
0x0: GPTIMER 1 is not attached to the IVA2 wake-up
events group.
0x1: GPTIMER 1 is attached to the IVA2 wake-up events
group.
Table 3-382. Register Call Summary for Register PM_IVA2GRPSEL_WKUP
PRCM Basic Programming Model
•
IVA2.2 Interrupt Event Sources
•
PM_ <processor_name> GRPSEL_ <domain_name> (Processor Group Selection Register)
PRCM Register Manual
•
Table 3-383. PM_WKST_WKUP
Address Offset
0x0000 00B0
Physical Address
0x4830 6CB0
Instance
WKUP_PRM
Description
This register logs module wake-up events. Must be cleared by software. If it is not cleared, it prevents
further domain transition.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
RESERVED
ST_IO
ST_GPT1
ST_GPIO1
RESERVED
RESERVED
RESERVED
RESERVED
RESERVED
ST_IO_CHAIN
Bits
Field Name
Description
Type
Reset
31:17
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x000000
16
ST_IO_CHAIN
I/O wake-up scheme completion status.
RW
0
Read 0x0: The I/O wake-up scheme is not enabled or is
not complete.
Write 0x0: The status bit is unchanged.
Read 0x1: The I/O wake-up scheme is enabled.
Write 0x1:The status bit is cleared to 0.
15:10
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x000000
9
RESERVED
Reserved for non-GP devices
RW
0x0
599
SWPU177N – December 2009 – Revised November 2010
Power, Reset, and Clock Management
Copyright © 2009–2010, Texas Instruments Incorporated