
11.2
µ
S
49.1
µ
S
70 IRE
40 IRE
Color
burst
Start
code
1
0
Data
(D0−D19)
11
µ
S
27.4
µ
S
500 mV
43 IRE
Run
IN
(D0−D13)
23.1
µ
S
Active
video
525-line line 20 WSS timing
625-line line 23 WSS timing
Start
code
Start
code
Color
burst
Data
dss-081
Public Version
Display Subsystem Functional Description
www.ti.com
Figure 7-108. WSS Timing
7.4.7.7
Video DAC Stage – Architecture and Control
shows the architecture of the video DAC stage, comprising two 10-bit video DACs (AVDAC1
and AVDAC2) instances.
1696
Display Subsystem
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated