camisp-202
FSC
LSC
LSC
LSC
LSC
LSC
[...]
LSC
LSC
LSC
LSC
LSC
Pixels
LEC
LEC
LEC
LEC
LEC
LEC
LEC
[...]
LEC
LEC
LEC
LEC
LEC
LEC
LEC
LEC
FEC
LSC
LSC
LSC
LSC
LSC
Embedded data - SOF line(s)
Embedded data EOF line(s)
C
C
P
2
_
L
C
x
_
D
A
T
_
S
IZ
E
[2
7
:1
6
]V
E
R
T
CCP2_LCx_DAT_START[27:16]VERT
Line
blanking
Frame
blanking
Public Version
www.ti.com
Camera ISP Basic Programming Model
NOTE:
The destination address must be aligned on a 32-byte boundary; the address 5 LSBs are
ignored. The SOF lines are packed together at the destination address.
The 32-bit destination addresses of the EOF status lines are set by the
register.
NOTE:
The destination address must be aligned on a 32-byte boundary; the address 5 LSBs are
ignored. The EOF lines are packed together at the destination address.
NOTE:
The CSI1/CCP2B receiver does not modify the data in the SOF and EOF status lines. The
data are received and written with no modifications.
6.5.3.19 Camera ISP CSI1/CCP2B Pixel Data Region
Pixel data can be output to memory or to the Video processing hardware.
The pixel data region covers full lines. The
register sets the horizontal size of the
pixel region. The vertical size is expressed in lines.
The
register enables the setting of the vertical start position of the pixel data.
The vertical start position is expressed in lines.
shows the pixel region settings.
Figure 6-107. Camera ISP CSI1/CCP2B Pixel Data Region Settings
1253
SWPU177N – December 2009 – Revised November 2010
Camera Image Signal Processor
Copyright © 2009–2010, Texas Instruments Incorporated