DSP Megamodule
PMC
C64x+
DMC
UMC
EMC
INTC
256
256
64
64
8x32
256
256
256
256
256
256
256
256
64
64
Configuration bus
L1P RAM
(64KB)
L1D RAM
(80KB)
Interrupts
12
INT
WUGEN
PDC
Local interconnect
arbiter
SL2IF
L2 RAM
(64KB)
Shared L2 RAM
(32KB)
L2 ROM (16KB)
iva22-108
32
Public Version
www.ti.com
IVA2.2 Subsystem Functional Description
Figure 5-9. DSP Megamodule INTC Block Diagram
NOTE:
Not all of the 128 event inputs of the INTC are connected to an internal or external event
line.
lists the global interrupt mapping of the DSP INTC. Some interrupts at the
IVA2.2 boundary are reserved for future use or are not used by the IVA2.2 subsystem. For
information about the DSP core INTC, see the C64x+ DSP documents listed in
, Other DSP Reference Documents.
711
SWPU177N – December 2009 – Revised November 2010
IVA2.2 Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated