
IVA2.2 subsystem
IVA2.2_MSTANDBY
WUGEN
EDMA
DSP
megamodule
48
1
1
20
External IRQ
Video accelerator
interrupt
DSP to SEQ
interrupt
PRCM
CD2_CLK
IVA2_CLK
SYSC
IVA2_SWAKEUP
IVA2_MSTANDBY
EDMA
IRQ
13
Device
MPU
subsystem
Interrupt
controller
M_IRQ[28]
CORE_RST
IVA2_RSTPWRON
IVA2_RST2
IVA2_RST1
IVA2.2_
MMU_IRQ
MMU
IVA2.2_SWAKEUP
IVA2_PWR_RST
IVA2_RST3
IVA2_RST2
CD2_CLK
CD1_CLK
CD0_CLK
CD2_CLK
CD0_CLK
CD2_CLK
CD1_CLK
Device
peripherals
D_DMA_[19:0]
IVA2_IRQ[47:0]
EDMA_REQ[0:19]
CD2_CLK
IVA2_RST1
RET_RST
IVA2_RET_RST
IVA2_WGN_RST
IVA2_RST3
iLF
iVLCD
iME
SEQ
CD2_CLK
CD2_CLK
SEQ_CLK
VIDEO
SYSC
IVA2_CLK
Idle handshake protocol
iva2-002
Public Version
IVA2.2 Subsystem Integration
www.ti.com
•
C-friendly environment (state-of-the-art C-compiler for VLIW architecture)
•
Texas Instruments low-overhead DSP-BIOS operating system
5.2
IVA2.2 Subsystem Integration
shows IVA2.2 subsystem integration in the device.
Figure 5-2. IVA2.2 Subsystem Integration
696
IVA2.2 Subsystem
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated