
DSP Megamodule
PMC
C64x+
DMC
UMC
EMC
INTC
256
256
64
64
8x32
256
256
256
256
256
256
256
256
64
64
Configuration bus
L1P RAM
(64KB)
L1D RAM
(80KB)
Interrupts
12
INT
WUGEN
PDC
Local interconnect
arbiter
SL2IF
L2 RAM
(64KB)
Shared L2 RAM
(32KB)
L2 ROM (16KB)
iva22-108
32
Public Version
www.ti.com
IVA2.2 Subsystem Functional Description
Figure 5-8. DSP Megamodule Block Diagram
5.3.1.1
DSP Overview
The C64x+ is an extension of the first C64x DSP section (also named Kelvin).
The C64x features the following:
•
32-bit fixed-point media processor
•
VLIW architecture
•
8 instructions/cycle, 8 execution units
707
SWPU177N – December 2009 – Revised November 2010
IVA2.2 Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated