![NXP Semiconductors MWCT101 S Series Reference Manual Download Page 885](http://html1.mh-extra.com/html/nxp-semiconductors/mwct101-s-series/mwct101-s-series_reference-manual_1722210885.webp)
Table 33-12. Assignment of Interrupt Request Lines (continued)
IRQ/DMA line
QSPI_FR Flag
Interrupt Description
ipi_int_ored
TBFF, TFF, ILLINE,
RBDF, RBOF, TBUF,
ABSEF, ABOF, IPAEF,
IPIEF, IUEF, AITEF,
AIBSEF
Logical OR from all the QSPI_FR flags mentioned
33.7 Functional Description
This section provides the functional information of the QuadSPI module.
33.7.1 Serial Flash Access Schemes
The following access schemes are possible, depending on the serial flash devices attached
to the QuadSPI module.
Table 33-13. Access Schemes for Serial Flash Data Access
Access Scheme
One Flash Device on
Port A
One Flash Device on
Port B
Two identical Flash
Devices connected
on Port A and Port B
Individual Flash Mode: Access to Flash A
Yes
N/a
Yes
Individual Flash Mode: Access to Flash B
N/a
Yes
Yes
Note
If two different flash devices are attached, they can be operated
only in Individual Flash Mode.
In the Individual Flash Mode, all supported commands are
available.
Unless explicitly noted, all the following descriptions relate to the Individual Flash Mode.
33.7.2 Normal Mode
This mode is used to allow communication with an external serial flash device.
Compared to the standard SPI protocol, this communication method uses up to 4
bidirectional data lines operating at high data rates. The communication to the external
serial flash device consists of an instruction code and optional address, mode, dummy
Chapter 33 Quad Serial Peripheral Interface (QuadSPI)
MWCT101xS Series Reference Manual, Rev. 3, 07/2019
NXP Semiconductors
885
Summary of Contents for MWCT101 S Series
Page 2: ...MWCT101xS Series Reference Manual Rev 3 07 2019 2 NXP Semiconductors...
Page 42: ...MWCT101xS Series Reference Manual Rev 3 07 2019 42 NXP Semiconductors...
Page 50: ...Conventions MWCT101xS Series Reference Manual Rev 3 07 2019 50 NXP Semiconductors...
Page 70: ...Aliased bit band regions MWCT101xS Series Reference Manual Rev 3 07 2019 70 NXP Semiconductors...
Page 78: ...Pinout diagrams MWCT101xS Series Reference Manual Rev 3 07 2019 78 NXP Semiconductors...
Page 96: ...WCT101xS safety concept MWCT101xS Series Reference Manual Rev 3 07 2019 96 NXP Semiconductors...
Page 130: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 130 NXP Semiconductors...
Page 284: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 284 NXP Semiconductors...
Page 430: ...Functional Description MWCT101xS Series Reference Manual Rev 3 07 2019 430 NXP Semiconductors...
Page 472: ...Application Information MWCT101xS Series Reference Manual Rev 3 07 2019 472 NXP Semiconductors...
Page 528: ...Module clocks MWCT101xS Series Reference Manual Rev 3 07 2019 528 NXP Semiconductors...
Page 634: ...SRAM configuration MWCT101xS Series Reference Manual Rev 3 07 2019 634 NXP Semiconductors...
Page 818: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 818 NXP Semiconductors...
Page 960: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 960 NXP Semiconductors...
Page 992: ...ADC calibration scheme MWCT101xS Series Reference Manual Rev 3 07 2019 992 NXP Semiconductors...
Page 1348: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1348 NXP Semiconductors...
Page 1366: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1366 NXP Semiconductors...
Page 1514: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1514 NXP Semiconductors...
Page 1726: ...Debug and security MWCT101xS Series Reference Manual Rev 3 07 2019 1726 NXP Semiconductors...
Page 1760: ...MWCT101xS Series Reference Manual Rev 3 07 2019 1760 NXP Semiconductors...