13.4.13.3 Diagram
Bits
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bits
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1. RGDAAC0 resets to 61F7DFh. Other RGDAACn registers reset to 0h.
13.4.13.4 Fields
Field
Function
31
M7RE
Bus Master 7 Read Enable
0b - Bus master 7 reads terminate with an access error and the read is not performed
1b - Bus master 7 reads allowed
30
M7WE
Bus Master 7 Write Enable
0b - Bus master 7 writes terminate with an access error and the write is not performed
1b - Bus master 7 writes allowed
29
M6RE
Bus Master 6 Read Enable
0b - Bus master 6 reads terminate with an access error and the read is not performed
1b - Bus master 6 reads allowed
28
M6WE
Bus Master 6 Write Enable
0b - Bus master 6 writes terminate with an access error and the write is not performed
1b - Bus master 6 writes allowed
27
M5RE
Bus Master 5 Read Enable
0b - Bus master 5 reads terminate with an access error and the read is not performed
1b - Bus master 5 reads allowed
26
M5WE
Bus Master 5 Write Enable
0b - Bus master 5 writes terminate with an access error and the write is not performed
1b - Bus master 5 writes allowed
25
M4RE
Bus Master 4 Read Enable
0b - Bus master 4 reads terminate with an access error and the read is not performed
1b - Bus master 4 reads allowed
24
M4WE
Bus Master 4 Write Enable
0b - Bus master 4 writes terminate with an access error and the write is not performed
1b - Bus master 4 writes allowed
23
—
Reserved
This bit must be written with a zero.
Table continues on the next page...
Chapter 13 Memory Protection Unit (MPU)
MWCT101xS Series Reference Manual, Rev. 3, 07/2019
NXP Semiconductors
229
Summary of Contents for MWCT101 S Series
Page 2: ...MWCT101xS Series Reference Manual Rev 3 07 2019 2 NXP Semiconductors...
Page 42: ...MWCT101xS Series Reference Manual Rev 3 07 2019 42 NXP Semiconductors...
Page 50: ...Conventions MWCT101xS Series Reference Manual Rev 3 07 2019 50 NXP Semiconductors...
Page 70: ...Aliased bit band regions MWCT101xS Series Reference Manual Rev 3 07 2019 70 NXP Semiconductors...
Page 78: ...Pinout diagrams MWCT101xS Series Reference Manual Rev 3 07 2019 78 NXP Semiconductors...
Page 96: ...WCT101xS safety concept MWCT101xS Series Reference Manual Rev 3 07 2019 96 NXP Semiconductors...
Page 130: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 130 NXP Semiconductors...
Page 284: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 284 NXP Semiconductors...
Page 430: ...Functional Description MWCT101xS Series Reference Manual Rev 3 07 2019 430 NXP Semiconductors...
Page 472: ...Application Information MWCT101xS Series Reference Manual Rev 3 07 2019 472 NXP Semiconductors...
Page 528: ...Module clocks MWCT101xS Series Reference Manual Rev 3 07 2019 528 NXP Semiconductors...
Page 634: ...SRAM configuration MWCT101xS Series Reference Manual Rev 3 07 2019 634 NXP Semiconductors...
Page 818: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 818 NXP Semiconductors...
Page 960: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 960 NXP Semiconductors...
Page 992: ...ADC calibration scheme MWCT101xS Series Reference Manual Rev 3 07 2019 992 NXP Semiconductors...
Page 1348: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1348 NXP Semiconductors...
Page 1366: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1366 NXP Semiconductors...
Page 1514: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1514 NXP Semiconductors...
Page 1726: ...Debug and security MWCT101xS Series Reference Manual Rev 3 07 2019 1726 NXP Semiconductors...
Page 1760: ...MWCT101xS Series Reference Manual Rev 3 07 2019 1760 NXP Semiconductors...