LPIT
IPS Bus
Interface
Global
Registers
Channel
Registers
Interrupt
Bus Clock
IPS Bus
Global
Synchronizers
Timer
Freeze
Trig Out 0
Pre-Trig Out 0
Low Power
Clock Gate
Timer Channel 0
Timer Channel 1
Timer Channel 2
Timer Channel n-1
Trig Out 1
Pre-Trig Out 1
Trig Out 2
Pre-Trig Out 2
Trig Out n-1
Pre-Trig Out n-1
Pre-Trig Out n
Trig Out n
Previous
Channel
Timeout
Channel
Registers
Async
IRQ bit
32-bit Counter
Trigger Out
Generation
Trigger Rising
Edge
Trigger
Select
Logic that is in every Timer Channel
Counter
Control
Peripheral Clock
D Q
Q
Access
Interface
Async Reset
External Trigger Inputs
(per channel)
Sync'ed Reset to all Timer channels
Channel Registers
Access Synchronizer
Counter Value
Timeout
Load Enable
Sync'ed
External
Triggers
(per channel)
Timer Channel n
Figure 42-3. Detailed Block Diagram
42.3 Modes of operation
The LPIT module supports the following chip modes.
Table 42-2. Chip modes supported by the LPIT module
Chip mode
LPIT Operation
Run
Normal operation
Stop
Can continue operating, if the Doze Enable bit (MCR[DOZE_EN]) is set and the
LPIT is using an external or internal clock source that remains operating during
stop mode.
Debug
Can continue operating provided the Debug Enable bit (MCR[DBG_EN]) is set.
Modes of operation
MWCT101xS Series Reference Manual, Rev. 3, 07/2019
1300
NXP Semiconductors
Summary of Contents for MWCT101 S Series
Page 2: ...MWCT101xS Series Reference Manual Rev 3 07 2019 2 NXP Semiconductors...
Page 42: ...MWCT101xS Series Reference Manual Rev 3 07 2019 42 NXP Semiconductors...
Page 50: ...Conventions MWCT101xS Series Reference Manual Rev 3 07 2019 50 NXP Semiconductors...
Page 70: ...Aliased bit band regions MWCT101xS Series Reference Manual Rev 3 07 2019 70 NXP Semiconductors...
Page 78: ...Pinout diagrams MWCT101xS Series Reference Manual Rev 3 07 2019 78 NXP Semiconductors...
Page 96: ...WCT101xS safety concept MWCT101xS Series Reference Manual Rev 3 07 2019 96 NXP Semiconductors...
Page 130: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 130 NXP Semiconductors...
Page 284: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 284 NXP Semiconductors...
Page 430: ...Functional Description MWCT101xS Series Reference Manual Rev 3 07 2019 430 NXP Semiconductors...
Page 472: ...Application Information MWCT101xS Series Reference Manual Rev 3 07 2019 472 NXP Semiconductors...
Page 528: ...Module clocks MWCT101xS Series Reference Manual Rev 3 07 2019 528 NXP Semiconductors...
Page 634: ...SRAM configuration MWCT101xS Series Reference Manual Rev 3 07 2019 634 NXP Semiconductors...
Page 818: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 818 NXP Semiconductors...
Page 960: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 960 NXP Semiconductors...
Page 992: ...ADC calibration scheme MWCT101xS Series Reference Manual Rev 3 07 2019 992 NXP Semiconductors...
Page 1348: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1348 NXP Semiconductors...
Page 1366: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1366 NXP Semiconductors...
Page 1514: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1514 NXP Semiconductors...
Page 1726: ...Debug and security MWCT101xS Series Reference Manual Rev 3 07 2019 1726 NXP Semiconductors...
Page 1760: ...MWCT101xS Series Reference Manual Rev 3 07 2019 1760 NXP Semiconductors...