Mode00C
ase7
.s
vg
Case 7: TSOT=1,TROT=1,TSOI=0,CHAIN=0
Operation:
-In Mode=00, the counter will load
and then decrement down to zero
-The counter will next set the timer interrrupt flag
and assert the output pre-trigger
T_EN
0xFFFF_FFFF
TMR_VAL
TMR_CUR_VAL
0x0000_0000
IN_TRIG
PRE_TRIG_OUT
TRIG_OUT
1 clock
TSOT=1
TROT=1
TSOI=0
CHAIN=0
-Repeated interrupts with reload timer mode
-Output triggers will have unequal periods
Timer resets
when T_EN=0
Timer starts on trigger
Timer reloads
on input trigger
2 clocks
Countdown
is based on the
selected clock
TMR_VAL is in TVALn register
TMR_CUR_VAL is in CVALn register
Mode=00
32-bit Periodic Counter
(Compare Mode)
Figure 42-11. Case 7: TSOT = 1, TROT = 1, TSOI = 0, CHAIN = 0
Mode00C
ase8.s
vg
Case 8: TSOT=1,TROT=1,TSOI=1,CHAIN=0
Operation:
-In Mode=00, the counter will load
and then decrement down to zero
-The counter will next set the timer interrrupt flag
and assert the output pre-trigger
T_EN
0xFFFF_FFFF
TMR_VAL
TMR_CUR_VAL
0x0000_0000
IN_TRIG
PRE_TRIG_OUT
TRIG_OUT
1 clock
TSOT=1
TROT=1
TSOI=1
CHAIN=0
-Case shown for a non-periodic input trigger
-If input trigger is periodic and greater than timer timeout
Timer resets
when T_EN=0
Timer starts on trigger
Timer reloads
on input trigger
then this will be the same as TROT=0
-If input trigger is periodic and less than timer timeout,
then timer will never time out,
and will always reload on input trigger (not a valid usecase)
Timer starts on trigger
Timer starts on trigger
2 clocks
Countdown
is based on the
selected clock
TMR_VAL is in TVALn register
TMR_CUR_VAL is in CVALn register
Mode=00
32-bit
(Compare Mode)
(might not be a usecase)
Periodic Counter
Figure 42-12. Case 8: TSOT = 1, TROT = 1, TSOI = 1, CHAIN = 0
Functional description
MWCT101xS Series Reference Manual, Rev. 3, 07/2019
1326
NXP Semiconductors
Summary of Contents for MWCT101 S Series
Page 2: ...MWCT101xS Series Reference Manual Rev 3 07 2019 2 NXP Semiconductors...
Page 42: ...MWCT101xS Series Reference Manual Rev 3 07 2019 42 NXP Semiconductors...
Page 50: ...Conventions MWCT101xS Series Reference Manual Rev 3 07 2019 50 NXP Semiconductors...
Page 70: ...Aliased bit band regions MWCT101xS Series Reference Manual Rev 3 07 2019 70 NXP Semiconductors...
Page 78: ...Pinout diagrams MWCT101xS Series Reference Manual Rev 3 07 2019 78 NXP Semiconductors...
Page 96: ...WCT101xS safety concept MWCT101xS Series Reference Manual Rev 3 07 2019 96 NXP Semiconductors...
Page 130: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 130 NXP Semiconductors...
Page 284: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 284 NXP Semiconductors...
Page 430: ...Functional Description MWCT101xS Series Reference Manual Rev 3 07 2019 430 NXP Semiconductors...
Page 472: ...Application Information MWCT101xS Series Reference Manual Rev 3 07 2019 472 NXP Semiconductors...
Page 528: ...Module clocks MWCT101xS Series Reference Manual Rev 3 07 2019 528 NXP Semiconductors...
Page 634: ...SRAM configuration MWCT101xS Series Reference Manual Rev 3 07 2019 634 NXP Semiconductors...
Page 818: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 818 NXP Semiconductors...
Page 960: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 960 NXP Semiconductors...
Page 992: ...ADC calibration scheme MWCT101xS Series Reference Manual Rev 3 07 2019 992 NXP Semiconductors...
Page 1348: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1348 NXP Semiconductors...
Page 1366: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1366 NXP Semiconductors...
Page 1514: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1514 NXP Semiconductors...
Page 1726: ...Debug and security MWCT101xS Series Reference Manual Rev 3 07 2019 1726 NXP Semiconductors...
Page 1760: ...MWCT101xS Series Reference Manual Rev 3 07 2019 1760 NXP Semiconductors...