X
out108
X
X
X
out109
out110
out111
out112
X
X
X
out113
out114
out115
out120
X
X
X
out121
out122
out123
out124
X
X
X
out125
out126
out127
out116
X
X
X
out117
out118
out119
LPI2C1_TRG
---------------------->
TRGMUX_LPI2C1
---------------------->
---------------------->
---------------------->
---------------------->
FTM4_HWTRIG0
FTM5_HWTRIG0
FTM6_HWTRIG0
FTM7_HWTRIG0
TRGMUX_FTM5
TRGMUX_FTM4
TRGMUX_FTM6
TRGMUX_FTM7
1
Interrupt enable needs to be configured before expecting RTC_alarm and RTC_second trigger from TRGMUX
Note: Above figure shows all the connections. Slots for an absent instance in a particular part are reserved.
IN
Pre-TRIG
Register
OUT
out64
1'b1 ---------> in1
out65 X
TRGMUX_IN0 ---------> in2
out66 X
TRGMUX_IN1 ---------> in3
out67 X
TRGMUX_IN2 ---------> in4
out68
FlexIO_TRG_TIM0
TRGMUX_IN3 ---------> in5
TRGMUX_FLEXIO
out69
FlexIO_TRG_TIM1
TRGMUX_IN4 ---------> in6
out70
FlexIO_TRG_TIM2
TRGMUX_IN5 ---------> in7
out71
FlexIO_TRG_TIM3
TRGMUX_IN6 ---------> in8
out72
LPIT_TRG_CH0
TRGMUX_IN7 ---------> in9
TRGMUX_LPIT0
out73
LPIT_TRG_CH1
TRGMUX_IN8 ---------> in10
out74
LPIT_TRG_CH2
TRGMUX_IN9 ---------> in11
out75
LPIT_TRG_CH3
TRGMUX_IN10 ---------> in12
TRGMUX_LPUART0
out76
LPUART0_TRG
TRGMUX_IN11 ---------> in13
out77 X
CMP0_COUT ---------> in14
out78 X
out79 X
TRGMUX_LPUART1
out80
LPUART1_TRG
LPIT_CH0 ---------> in17
Y
out81 X
LPIT_CH1 ---------> in18
Y
out82 X
LPIT_CH2 ---------> in19
Y
out83 X
LPIT_CH3 ---------> in20
Y
TRGMUX_LPI2C0
out84
LPI2C0_TRG
LPTMR0 ---------> in21
out85 X
FTM0_INIT_TRIG ---------> in22
out86 X
FTM0_EXT_TRIG ---------> in23
out87 X
FTM1_INIT_TRIG ---------> in24
out88
FTM1_EXT_TRIG ---------> in25
out89 X
FTM2_INIT_TRIG ---------> in26
out90 X
FTM2_EXT_TRIG ---------> in27
out91 X
FTM3_INIT_TRIG ---------> in28
TRGMUX_LPSPI0
out92
LPSPI0_TRG
FTM3_EXT_TRIG ---------> in29
out93 X
ADC0_SC1A[COCO] ---------> in30
out94 X
---------> in31
out95 X
---------> in32
TRGMUX_LPSPI1
out96
LPSPI1_TRG
---------> in33
out97 X
PDB0_CH0_TRIG ---------> in34
out98 X
out99 X
PDB0_PULSE_OUT ---------> in36
TRGMUX_LPTMR0
out100
LPTMR0_ALT0
PDB1_CH0_TRIG ---------> in37
out101 X
out102 X
PDB1_PULSE_OUT ---------> in39
out103 X
RTC_alarm ---------> in43
RTC_second ---------> in44
FlexIO_TRIG0 ---------> in45
FlexIO_TRIG1 ---------> in46
FlexIO_TRIG2 ---------> in47
FlexIO_TRIG3 ---------> in48
LPUART0_RX_data ---------> in49
LPUART0_TX_data ---------> in50
LPUART0_RX_idle ---------> in51
LPUART1_RX_data ---------> in52
LPUART1_TX_data ---------> in53
LPUART1_RX_idle ---------> in54
LPI2C0_Master_trigger ---------> in55
LPI2C0_Slave_trigger ---------> in56
LPSPI0_Frame ---------> in59
LPSPI0_RX_data ---------> in60
LPSPI1_Frame ---------> in61
LPSPI1_RX_data ---------> in62
SIM_SW_TRIG ---------> in63
Trigger Source
TRGMUX
Target Module
---------------------->
---------------------->
---------------------->
---------------------->
---------------------->
---------------------->
---------------------->
---------------------->
---------------------->
---------------------->
---------------------->
---------------------->
---------------------->
---------------------->
X
out104
X
X
X
out105
out106
out107
X
ADC0_SC1B[COCO]
ADC1_SC1A[COCO]
ADC1_SC1B[COCO]
FTM4_INIT_TRIG
FTM4_EXT_TRIG
FTM5_EXT_TRIG
FTM6_INIT_TRIG
FTM6_EXT_TRIG
FTM7_INIT_TRIG
FTM7_EXT_TRIG
Reserved
FTM5_INIT_TRIG
Reserved
Reserved
Reserved
Reserved --------->
---------> in65
---------> in66
LPI2C1_Master_TRIG ---------> in67
---------> in68
---------> in69
---------> in70
---------> in71
---------> in72
---------> in73
---------> in74
---------> in75
---------> in76
---------> in77
---------> in78
---------> in79
---------> in80
Reserved
Reserved
LPI2C1_Slave_TRIG
in64
1'b0 ---------> in0
IN
Pre-TRIG
OUT
Figure 17-3. Trigger interconnectivity (part 2 of 2: outputs 64-127)
Chip-specific TRGMUX information
MWCT101xS Series Reference Manual, Rev. 3, 07/2019
376
NXP Semiconductors
Summary of Contents for MWCT101 S Series
Page 2: ...MWCT101xS Series Reference Manual Rev 3 07 2019 2 NXP Semiconductors...
Page 42: ...MWCT101xS Series Reference Manual Rev 3 07 2019 42 NXP Semiconductors...
Page 50: ...Conventions MWCT101xS Series Reference Manual Rev 3 07 2019 50 NXP Semiconductors...
Page 70: ...Aliased bit band regions MWCT101xS Series Reference Manual Rev 3 07 2019 70 NXP Semiconductors...
Page 78: ...Pinout diagrams MWCT101xS Series Reference Manual Rev 3 07 2019 78 NXP Semiconductors...
Page 96: ...WCT101xS safety concept MWCT101xS Series Reference Manual Rev 3 07 2019 96 NXP Semiconductors...
Page 130: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 130 NXP Semiconductors...
Page 284: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 284 NXP Semiconductors...
Page 430: ...Functional Description MWCT101xS Series Reference Manual Rev 3 07 2019 430 NXP Semiconductors...
Page 472: ...Application Information MWCT101xS Series Reference Manual Rev 3 07 2019 472 NXP Semiconductors...
Page 528: ...Module clocks MWCT101xS Series Reference Manual Rev 3 07 2019 528 NXP Semiconductors...
Page 634: ...SRAM configuration MWCT101xS Series Reference Manual Rev 3 07 2019 634 NXP Semiconductors...
Page 818: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 818 NXP Semiconductors...
Page 960: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 960 NXP Semiconductors...
Page 992: ...ADC calibration scheme MWCT101xS Series Reference Manual Rev 3 07 2019 992 NXP Semiconductors...
Page 1348: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1348 NXP Semiconductors...
Page 1366: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1366 NXP Semiconductors...
Page 1514: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1514 NXP Semiconductors...
Page 1726: ...Debug and security MWCT101xS Series Reference Manual Rev 3 07 2019 1726 NXP Semiconductors...
Page 1760: ...MWCT101xS Series Reference Manual Rev 3 07 2019 1760 NXP Semiconductors...