The registers PAIR0DEADTIME, PAIR1DEADTIME, PAIR2DEADTIME, and
PAIR3DEADTIME are available according to the FTM configuration.
The figure below describes how the deadtime value is defined by each pair according to
the FTM configuration.
0
1
Does the pair 0 have separated
deadtime value?
register DEADTIME
register PAIR0DEADTIME
pair 0 DTVALEX[3:0],
DTPS[1:0], and DTVAL[5:0]
0
1
Does the pair 1 have separated
deadtime value?
register PAIR1DEADTIME
pair 1 DTVALEX[3:0],
DTPS[1:0], and DTVAL[5:0]
0
1
Does the pair 2 have separated
deadtime value?
register PAIR2DEADTIME
pair 2 DTVALEX[3:0],
DTPS[1:0], and DTVAL[5:0]
0
1
Does the pair 3 have separated
deadtime value?
register PAIR3DEADTIME
pair 3 DTVALEX[3:0],
DTPS[1:0], and DTVAL[5:0]
Figure 41-77. Separated Deadtime by Pair of Channels
The writes to the register DEADTIME also update the available registers
PAIR(j)DEADTIME (where j is the pair of channels). Because of this, the write to the
register DEADTIME should be done before the writes to the registers
PAIR(j)DEADTIME.
If the pair 0 of channels has separated deadtime value, then the reads of the register
DEADTIME return the read value of the register PAIR0DEADTIME. Otherwise, the
read value is the value of the register DEADTIME.
Chapter 41 FlexTimer Module (FTM)
MWCT101xS Series Reference Manual, Rev. 3, 07/2019
NXP Semiconductors
1243
Summary of Contents for MWCT101 S Series
Page 2: ...MWCT101xS Series Reference Manual Rev 3 07 2019 2 NXP Semiconductors...
Page 42: ...MWCT101xS Series Reference Manual Rev 3 07 2019 42 NXP Semiconductors...
Page 50: ...Conventions MWCT101xS Series Reference Manual Rev 3 07 2019 50 NXP Semiconductors...
Page 70: ...Aliased bit band regions MWCT101xS Series Reference Manual Rev 3 07 2019 70 NXP Semiconductors...
Page 78: ...Pinout diagrams MWCT101xS Series Reference Manual Rev 3 07 2019 78 NXP Semiconductors...
Page 96: ...WCT101xS safety concept MWCT101xS Series Reference Manual Rev 3 07 2019 96 NXP Semiconductors...
Page 130: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 130 NXP Semiconductors...
Page 284: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 284 NXP Semiconductors...
Page 430: ...Functional Description MWCT101xS Series Reference Manual Rev 3 07 2019 430 NXP Semiconductors...
Page 472: ...Application Information MWCT101xS Series Reference Manual Rev 3 07 2019 472 NXP Semiconductors...
Page 528: ...Module clocks MWCT101xS Series Reference Manual Rev 3 07 2019 528 NXP Semiconductors...
Page 634: ...SRAM configuration MWCT101xS Series Reference Manual Rev 3 07 2019 634 NXP Semiconductors...
Page 818: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 818 NXP Semiconductors...
Page 960: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 960 NXP Semiconductors...
Page 992: ...ADC calibration scheme MWCT101xS Series Reference Manual Rev 3 07 2019 992 NXP Semiconductors...
Page 1348: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1348 NXP Semiconductors...
Page 1366: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1366 NXP Semiconductors...
Page 1514: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1514 NXP Semiconductors...
Page 1726: ...Debug and security MWCT101xS Series Reference Manual Rev 3 07 2019 1726 NXP Semiconductors...
Page 1760: ...MWCT101xS Series Reference Manual Rev 3 07 2019 1760 NXP Semiconductors...