
Table 32-7. EEPROM Data Set Size Field Description (continued)
Field
Description
Reserved
6
EEERST
EEPROM Load on Reset — Determines whether the flash reset sequence takes time to load the
FlexRAM with valid EEPROM data.
'0' = FlexRAM is not loaded with valid EEPROM data during the flash reset sequence (see the Set
FlexRAM Function command to load the FlexRAM with valid EEPROM data)
'1' = FlexRAM is loaded with valid EEPROM data during the flash reset sequence
For CSEc enabled parts, the FlexRAM is always loaded with valid EEPROM data during the flash
reset sequence, and will include the inaccessible Key <n> addresses as applicable.
5-4
Reserved
3-0
EEESIZE
EEPROM Size — Encoding of the total available FlexRAM for emulated EEPROM use.
NOTE:
1. EEESIZE must be 0 bytes (1111b) when the FlexNVM partition code is set to 'No
EEPROM'.
2. For CSEc enabled parts, the EEE size must be '0010' - 4,096 bytes
'0000' = Reserved
'0001' = Reserved
'0010' = 4,096 bytes
'0011' = Reserved
'0100' = Reserved
'0101' = Reserved
'0110' = Reserved
'0111' = Reserved
'1000' = Reserved
'1001' = Reserved
'1010' = Reserved
'1011' = Reserved
'1100' = Reserved
'1101' = Reserved
'1110' = Reserved
'1111' = 0 Bytes
32.1.2.2.2 FlexNVM partition code (DEPART)
The FlexNVM partition code byte in the data flash 0 IFR supplies a code which specifies
how to split the FlexNVM block between data flash memory and emulated EEPROM
backup memory supporting emulated EEPROM functions. To program the DEPART
value, see the Program Partition command.
Table 32-8. FlexNVM partition code
Data Flash IFR: 0x03FC
7
6
5
4
3
2
1
0
1
1
1
1
DEPART
= Unimplemented or Reserved
Chip-specific FTFC information
MWCT101xS Series Reference Manual, Rev. 3, 07/2019
704
NXP Semiconductors
Summary of Contents for MWCT101 S Series
Page 2: ...MWCT101xS Series Reference Manual Rev 3 07 2019 2 NXP Semiconductors...
Page 42: ...MWCT101xS Series Reference Manual Rev 3 07 2019 42 NXP Semiconductors...
Page 50: ...Conventions MWCT101xS Series Reference Manual Rev 3 07 2019 50 NXP Semiconductors...
Page 70: ...Aliased bit band regions MWCT101xS Series Reference Manual Rev 3 07 2019 70 NXP Semiconductors...
Page 78: ...Pinout diagrams MWCT101xS Series Reference Manual Rev 3 07 2019 78 NXP Semiconductors...
Page 96: ...WCT101xS safety concept MWCT101xS Series Reference Manual Rev 3 07 2019 96 NXP Semiconductors...
Page 130: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 130 NXP Semiconductors...
Page 284: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 284 NXP Semiconductors...
Page 430: ...Functional Description MWCT101xS Series Reference Manual Rev 3 07 2019 430 NXP Semiconductors...
Page 472: ...Application Information MWCT101xS Series Reference Manual Rev 3 07 2019 472 NXP Semiconductors...
Page 528: ...Module clocks MWCT101xS Series Reference Manual Rev 3 07 2019 528 NXP Semiconductors...
Page 634: ...SRAM configuration MWCT101xS Series Reference Manual Rev 3 07 2019 634 NXP Semiconductors...
Page 818: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 818 NXP Semiconductors...
Page 960: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 960 NXP Semiconductors...
Page 992: ...ADC calibration scheme MWCT101xS Series Reference Manual Rev 3 07 2019 992 NXP Semiconductors...
Page 1348: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1348 NXP Semiconductors...
Page 1366: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1366 NXP Semiconductors...
Page 1514: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1514 NXP Semiconductors...
Page 1726: ...Debug and security MWCT101xS Series Reference Manual Rev 3 07 2019 1726 NXP Semiconductors...
Page 1760: ...MWCT101xS Series Reference Manual Rev 3 07 2019 1760 NXP Semiconductors...