![NXP Semiconductors MWCT101 S Series Reference Manual Download Page 868](http://html1.mh-extra.com/html/nxp-semiconductors/mwct101-s-series/mwct101-s-series_reference-manual_1722210868.webp)
QuadSPI_RSER field descriptions (continued)
Field
Description
0
No DMA request will be generated
1
DMA request will be generated
20–18
Reserved
This field is reserved.
17
RBOIE
RX Buffer Overflow Interrupt Enable
0
No RBOF interrupt will be generated
1
RBOF interrupt will be generated
16
RBDIE
RX Buffer Drain Interrupt Enable: Enables generation of IRQ requests for RX Buffer Drain. When this bit is
set the interrupt is asserted as long as the QuadSPI_SR[RBDF] flag is set.
0
No RBDF interrupt will be generated
1
RBDF Interrupt will be generated
15
ABSEIE
AHB Sequence Error Interrupt Enable: Triggered by ABSEF flags of QSPI_FR
0
No ABSEF interrupt will be generated
1
ABSEF interrupt will be generated
14
AITIE
AHB Illegal transaction interrupt enable.
0
No AITEF interrupt will be generated
1
AITEF interrupt will be generated
13
AIBSIE
AHB Illegal Burst Size Interrupt Enable
0
No AIBSEF interrupt will be generated
1
AIBSEF interrupt will be generated
12
ABOIE
AHB Buffer Overflow Interrupt Enable
0
No ABOF interrupt will be generated
1
ABOF interrupt will be generated
11
Reserved
This field is reserved.
10–8
Reserved
This field is reserved.
7
IPAEIE
IP Command Trigger during AHB Access Error Interrupt Enable
0
No IPAEF interrupt will be generated
1
IPAEF interrupt will be generated
6
IPIEIE
IP Command Trigger during IP Access Error Interrupt Enable
0
No IPIEF interrupt will be generated
1
IPIEF interrupt will be generated
5
Reserved
This field is reserved.
4
Reserved
This field is reserved.
3–1
Reserved
This field is reserved.
Reserved.
Table continues on the next page...
Memory Map and Register Definition
MWCT101xS Series Reference Manual, Rev. 3, 07/2019
868
NXP Semiconductors
Summary of Contents for MWCT101 S Series
Page 2: ...MWCT101xS Series Reference Manual Rev 3 07 2019 2 NXP Semiconductors...
Page 42: ...MWCT101xS Series Reference Manual Rev 3 07 2019 42 NXP Semiconductors...
Page 50: ...Conventions MWCT101xS Series Reference Manual Rev 3 07 2019 50 NXP Semiconductors...
Page 70: ...Aliased bit band regions MWCT101xS Series Reference Manual Rev 3 07 2019 70 NXP Semiconductors...
Page 78: ...Pinout diagrams MWCT101xS Series Reference Manual Rev 3 07 2019 78 NXP Semiconductors...
Page 96: ...WCT101xS safety concept MWCT101xS Series Reference Manual Rev 3 07 2019 96 NXP Semiconductors...
Page 130: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 130 NXP Semiconductors...
Page 284: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 284 NXP Semiconductors...
Page 430: ...Functional Description MWCT101xS Series Reference Manual Rev 3 07 2019 430 NXP Semiconductors...
Page 472: ...Application Information MWCT101xS Series Reference Manual Rev 3 07 2019 472 NXP Semiconductors...
Page 528: ...Module clocks MWCT101xS Series Reference Manual Rev 3 07 2019 528 NXP Semiconductors...
Page 634: ...SRAM configuration MWCT101xS Series Reference Manual Rev 3 07 2019 634 NXP Semiconductors...
Page 818: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 818 NXP Semiconductors...
Page 960: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 960 NXP Semiconductors...
Page 992: ...ADC calibration scheme MWCT101xS Series Reference Manual Rev 3 07 2019 992 NXP Semiconductors...
Page 1348: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1348 NXP Semiconductors...
Page 1366: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1366 NXP Semiconductors...
Page 1514: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1514 NXP Semiconductors...
Page 1726: ...Debug and security MWCT101xS Series Reference Manual Rev 3 07 2019 1726 NXP Semiconductors...
Page 1760: ...MWCT101xS Series Reference Manual Rev 3 07 2019 1760 NXP Semiconductors...