![NXP Semiconductors MWCT101 S Series Reference Manual Download Page 1721](http://html1.mh-extra.com/html/nxp-semiconductors/mwct101-s-series/mwct101-s-series_reference-manual_17222101721.webp)
Table 50-9. MDM-AP Status Register assignments (continued)
Bit
Name
Description
5
Mass erase enable
Indicates whether the MCU can be mass erased
0: Mass erase is disabled
1: Mass erase is enabled
6
Backdoor access key enable
Indicates whether the MCU has the backdoor access key enabled. See the
FTFE_FSEC[KEYEN] bit for more information.
0: Disabled
1: Enabled
7
LP enabled
Decode of LPLLSM control bits to indicate that VLPS is the selected power
mode the next time the Arm core enters Deep Sleep.
0: Low Power Stop Mode is not enabled
1: Low Power Stop Mode is enabled
Usage is intended for debug operation in which Run to VLPS is attempted.
Per debug definition, the system actually enters the Stop state. A
debugger should interpret deep sleep indication (with SLEEPDEEP and
SLEEPING asserted) in conjunction with this bit asserted as the debugger-
VLPS status indication.
8
Very low power mode
Indicates current power mode is VLPx. This bit is not ‘sticky’ and should
always represent whether VLPx is enabled or not.
This bit is used by the debugger to throttle JTAG TCK frequency up/down.
9 – 10
Reserved
Always reads as 0.
11 – 15
Reserved for future use
Always read as 0.
16
Core halted
Indicates the core has entered debug halt mode
17
Core SLEEPDEEP
Indicates the core has entered a low power mode
SLEEPING==1 and SLEEPDEEP==1 indicates stop or VLPS mode.
18
Core SLEEPING
19 – 31
Reserved for future use
Always reads as 0.
50.7 Debug resets
The debug system receives the following sources of reset:
• Debug reset (CDBGRSTREQ bit within the SWJ-DP CTRL/STAT register) in the
TCLK domain that allows the debugger to reset the debug logic
• System POR reset
Conversely, the debug system is capable of generating system reset using the following
mechanism:
• A system reset in the DAP control register which allows the debugger to hold the
system in reset
• SYSRESETREQ bit in the NVIC application interrupt and reset control register
Chapter 50 Debug
MWCT101xS Series Reference Manual, Rev. 3, 07/2019
NXP Semiconductors
1721
Summary of Contents for MWCT101 S Series
Page 2: ...MWCT101xS Series Reference Manual Rev 3 07 2019 2 NXP Semiconductors...
Page 42: ...MWCT101xS Series Reference Manual Rev 3 07 2019 42 NXP Semiconductors...
Page 50: ...Conventions MWCT101xS Series Reference Manual Rev 3 07 2019 50 NXP Semiconductors...
Page 70: ...Aliased bit band regions MWCT101xS Series Reference Manual Rev 3 07 2019 70 NXP Semiconductors...
Page 78: ...Pinout diagrams MWCT101xS Series Reference Manual Rev 3 07 2019 78 NXP Semiconductors...
Page 96: ...WCT101xS safety concept MWCT101xS Series Reference Manual Rev 3 07 2019 96 NXP Semiconductors...
Page 130: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 130 NXP Semiconductors...
Page 284: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 284 NXP Semiconductors...
Page 430: ...Functional Description MWCT101xS Series Reference Manual Rev 3 07 2019 430 NXP Semiconductors...
Page 472: ...Application Information MWCT101xS Series Reference Manual Rev 3 07 2019 472 NXP Semiconductors...
Page 528: ...Module clocks MWCT101xS Series Reference Manual Rev 3 07 2019 528 NXP Semiconductors...
Page 634: ...SRAM configuration MWCT101xS Series Reference Manual Rev 3 07 2019 634 NXP Semiconductors...
Page 818: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 818 NXP Semiconductors...
Page 960: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 960 NXP Semiconductors...
Page 992: ...ADC calibration scheme MWCT101xS Series Reference Manual Rev 3 07 2019 992 NXP Semiconductors...
Page 1348: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1348 NXP Semiconductors...
Page 1366: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1366 NXP Semiconductors...
Page 1514: ...Functional description MWCT101xS Series Reference Manual Rev 3 07 2019 1514 NXP Semiconductors...
Page 1726: ...Debug and security MWCT101xS Series Reference Manual Rev 3 07 2019 1726 NXP Semiconductors...
Page 1760: ...MWCT101xS Series Reference Manual Rev 3 07 2019 1760 NXP Semiconductors...