Rev. 2.0, 11/00, page 852 of 1037
29.3.4
Serial Interface Timing of HD6432194, HD6432193, HD6432192, HD6432191,
HD6432194C, HD6432194B, and HD6432194A
Table 29.18 Serial Interface Timing of HD6432194, HD6432193, HD6432192, HD6432191,
HD6432194C, HD6432194B, and HD6432194A
(Conditions: Vcc = AVcc = 4.0 to 5.5 V, Vss = AVss = 0.0 V, Ta = –20 to +75
°
C unless
otherwise specified.)
Values
Item
Symbol
Applicable
Pins
Test Conditions
Min
Typ
Max
Unit
Figure
Asynchroniza-
tion
4
SCK1
Clock
synchronization
6
Input clock cycle
t
scyc
SCK2
2
t
cyc
Input clock pulse
width
t
SCKW
SCK1,
SCK2
0.4
0.6
t
scyc
SCK1
1.5
t
cyc
Input clock rise time
t
SCKr
SCK2
60
ns
SCK1
1.5
t
cyc
Input clock fall time
t
SCKf
SCK2
60
ns
Figure
29.16
Transmit data delay
time (clock sync)
t
TXD
SO1
100
ns
Receive data setup
time (clock sync)
t
RXS
SI1
100
ns
Receive data hold
time (clock sync)
t
RXH
SI1
100
ns
Figure
29.17
Transmit data output
delay time
t
TXD
SO2
200
ns
Receive data setup
time (clock sync)
t
RXS
SI2
180
ns
Receive data hold
time (clock sync)
t
RXH
SI2
180
ns
Figure
29.17
&6
setup time
t
CSS
&6
1
t
scyc
&6
hold time
t
CSH
&6
1
t
scyc
Figure
29.18
Summary of Contents for Hitachi H8S/2191
Page 123: ...Rev 2 0 11 00 page 96 of 1037...
Page 149: ...Rev 2 0 11 00 page 122 of 1037...
Page 197: ...Rev 2 0 11 00 page 170 of 1037...
Page 247: ...Rev 2 0 11 00 page 220 of 1037...
Page 249: ...Rev 2 0 11 00 page 222 of 1037...
Page 347: ...Rev 2 0 11 00 page 320 of 1037...
Page 357: ...Rev 2 0 11 00 page 330 of 1037...
Page 417: ...Rev 2 0 11 00 page 390 of 1037...
Page 431: ...Rev 2 0 11 00 page 404 of 1037...
Page 439: ...Rev 2 0 11 00 page 412 of 1037...
Page 457: ...Rev 2 0 11 00 page 430 of 1037...
Page 525: ...Rev 2 0 11 00 page 498 of 1037...
Page 543: ...Rev 2 0 11 00 page 516 of 1037...
Page 845: ...Rev 2 0 11 00 page 818 of 1037...