Rev. 2.0, 11/00, page 790 of 1037
When the DVTRG bit in the CDVC register is set to 0, reloading is executed with the
switchover timing from PB (ASM) mode to REC mode. To switch from REF30 to
CREF, change the settings of bit 4 (CR/RF bit) in the capstan phase error detection
control register (CPGCR). If synchronization is necessary for phase control, this can be
provided by writing the frequency-division value in CDIVR2.
The down-counters are decremented on rising edges of the CFG signal when the CRF bit
is 0 in the DVCFG control register (CDVC), and on both edges when the CRF bit is 1.
Figure 28.66 shows examples of CFG frequency division waveforms.
CFG
CRF bit=1
CDIVR=00
CRF bit=0
CDIVR=00
CRF bit=0
CDIVR=01
CRF bit=0
CDIVR=02
Figure 28.66 Frequency Division Waveforms
Summary of Contents for Hitachi H8S/2191
Page 123: ...Rev 2 0 11 00 page 96 of 1037...
Page 149: ...Rev 2 0 11 00 page 122 of 1037...
Page 197: ...Rev 2 0 11 00 page 170 of 1037...
Page 247: ...Rev 2 0 11 00 page 220 of 1037...
Page 249: ...Rev 2 0 11 00 page 222 of 1037...
Page 347: ...Rev 2 0 11 00 page 320 of 1037...
Page 357: ...Rev 2 0 11 00 page 330 of 1037...
Page 417: ...Rev 2 0 11 00 page 390 of 1037...
Page 431: ...Rev 2 0 11 00 page 404 of 1037...
Page 439: ...Rev 2 0 11 00 page 412 of 1037...
Page 457: ...Rev 2 0 11 00 page 430 of 1037...
Page 525: ...Rev 2 0 11 00 page 498 of 1037...
Page 543: ...Rev 2 0 11 00 page 516 of 1037...
Page 845: ...Rev 2 0 11 00 page 818 of 1037...