Rev. 2.0, 11/00, page 932 of 1037
H'D061: HSW Mode Register 2 HSM2: HSW Timing Generator
0
0
1
0
R
2
0
R/W
3
0
4
0
R/W
0
R/W
5
6
0
7
EDG
ISEL1
SOFG
OFG
VFF/NFF
0
R/W
FRT
R/W
R/W
R/W
FGR20FF
LOP
Free-run bit
0 5-bit DFG counter and 16-bit timer
1 16-bit FRC
FRG2 clear stop bit
0 16-bit counter clear by DFG reference register 2 is enabled
1 16-bit counter clear by DFG reference register 2 is disabled
Mode select bit
0 Signal mode
1 Loop mode
DFG edge select bit
0 Calculated by DFG rising edge
1 Calculated by DFG falling edge
Interrupt select bit
0 Interrupt request is generated by rising of FIFO STRIG signal
1 Interrupt request is generated by FIFO match signal
FIFO output group select bit
0 20-level output by FIFO1 and FIFO2
1 10-level output by FIFO1 only
Output FIFO group flag
0 Outputting pattern by FIFO1
1 Outputting pattern by FIFO2
VideoFF/NarrowFF output switchover bit
0 VideoFF output
1 NarrowFF output
Bit :
Initial value :
R/W :
Summary of Contents for Hitachi H8S/2191
Page 123: ...Rev 2 0 11 00 page 96 of 1037...
Page 149: ...Rev 2 0 11 00 page 122 of 1037...
Page 197: ...Rev 2 0 11 00 page 170 of 1037...
Page 247: ...Rev 2 0 11 00 page 220 of 1037...
Page 249: ...Rev 2 0 11 00 page 222 of 1037...
Page 347: ...Rev 2 0 11 00 page 320 of 1037...
Page 357: ...Rev 2 0 11 00 page 330 of 1037...
Page 417: ...Rev 2 0 11 00 page 390 of 1037...
Page 431: ...Rev 2 0 11 00 page 404 of 1037...
Page 439: ...Rev 2 0 11 00 page 412 of 1037...
Page 457: ...Rev 2 0 11 00 page 430 of 1037...
Page 525: ...Rev 2 0 11 00 page 498 of 1037...
Page 543: ...Rev 2 0 11 00 page 516 of 1037...
Page 845: ...Rev 2 0 11 00 page 818 of 1037...