Rev. 2.0, 11/00, page 454 of 1037
Bit 7: Transmit Data Register Empty (TDRE)
Indicates that data has been transferred from TDR1 to TSR and the next serial data can be
written to TDR1.
Bit 7
TDRE
Description
0
[Clearing conditions]
When 0 is written in TDRE after reading TDRE = 1
1
[Setting conditions]
(Initial value)
(1) When the TE bit in SCR1 is 0
(2) When data is transferred from TDR1 to TSR and data can be written to TDR1
Bit 6: Receive Data Register Full (RDRF)
Indicates that the received data is stored in RDR1.
Bit 6
RDRF
Description
0
[Clearing conditions]
(Initial value)
When 0 is written in RDRF after reading RDRF = 1
1
[Setting conditions]
When serial reception ends normally and receive data is transferred from RSR to
RDR1
Note: RDR1 and the RDRF flag are not affected and retain their previous values when an error
is detected during reception or when the RE bit in SCR1 is cleared to 0.
If reception of the next data is completed while the RDRF flag is still set to 1, an overrun
error will occur and the receive data will be lost.
Summary of Contents for Hitachi H8S/2191
Page 123: ...Rev 2 0 11 00 page 96 of 1037...
Page 149: ...Rev 2 0 11 00 page 122 of 1037...
Page 197: ...Rev 2 0 11 00 page 170 of 1037...
Page 247: ...Rev 2 0 11 00 page 220 of 1037...
Page 249: ...Rev 2 0 11 00 page 222 of 1037...
Page 347: ...Rev 2 0 11 00 page 320 of 1037...
Page 357: ...Rev 2 0 11 00 page 330 of 1037...
Page 417: ...Rev 2 0 11 00 page 390 of 1037...
Page 431: ...Rev 2 0 11 00 page 404 of 1037...
Page 439: ...Rev 2 0 11 00 page 412 of 1037...
Page 457: ...Rev 2 0 11 00 page 430 of 1037...
Page 525: ...Rev 2 0 11 00 page 498 of 1037...
Page 543: ...Rev 2 0 11 00 page 516 of 1037...
Page 845: ...Rev 2 0 11 00 page 818 of 1037...