Rev. 2.0, 11/00, page 557 of 1037
SDA
(Slave output)
SDA
(Master output)
SCL
(Slave output)
2
1
2
1
4
3
6
5
8
7
9
9
8
Bit 7
Bit 6
Bit 5
Bit 7
Bit 6
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
IRIC
ICDRS
ICDRT
TDRE
SCL
(Master output)
Interrupt
request
generated
Interrupt
request
generated
Interrupt
request
generated
Slave receive mode
Slave transmit mode
Data 1
Data 2
[3] Clear IRIC
[5] Clear IRIC
[3] Write ICDR
[3] Write ICDR
[5] Write ICDR
User
processing
Data 1
Data 1
Data 2
Data 2
A
R/W
A
[3]
[2]
Figure 25.11 Example of Timing in Slave Transmit Mode (MLS = 0)
Summary of Contents for Hitachi H8S/2191
Page 123: ...Rev 2 0 11 00 page 96 of 1037...
Page 149: ...Rev 2 0 11 00 page 122 of 1037...
Page 197: ...Rev 2 0 11 00 page 170 of 1037...
Page 247: ...Rev 2 0 11 00 page 220 of 1037...
Page 249: ...Rev 2 0 11 00 page 222 of 1037...
Page 347: ...Rev 2 0 11 00 page 320 of 1037...
Page 357: ...Rev 2 0 11 00 page 330 of 1037...
Page 417: ...Rev 2 0 11 00 page 390 of 1037...
Page 431: ...Rev 2 0 11 00 page 404 of 1037...
Page 439: ...Rev 2 0 11 00 page 412 of 1037...
Page 457: ...Rev 2 0 11 00 page 430 of 1037...
Page 525: ...Rev 2 0 11 00 page 498 of 1037...
Page 543: ...Rev 2 0 11 00 page 516 of 1037...
Page 845: ...Rev 2 0 11 00 page 818 of 1037...