Rev. 2.0, 11/00, page 797 of 1037
28.15.3
Pin Configuration
Table 28.25 shows the pin configuration of the sync signal detector.
Table 28.25 Pin Configuration
Name
Abbrev.
I/O
Function
Composite sync signal input pin
Csync
Input
Composite sync signal input
28.15.4
Register Configuration
Table 28.26 shows the register configuration of the sync signal detector.
Table 28.26 Register Configuration
Name
Abbrev.
R/W
Size
Initial Value
Address
Vertical sync signal
threshold register
VTR
W
Byte
H'C0
H'FD0B0
Horizontal sync signal
threshold register
HTR
W
Byte
H'F0
H'FD0B1
H supplement start time
setting register
HRTR
W
Byte
H'00
H'FD0B2
Supplemented H pulse
width setting register
HPWR
W
Byte
H'F0
H'FD0B3
Noise detection window
setting register
NWR
W
Byte
H'C0
H'FD0B4
Noise detector register
NDR
W
Byte
H'00
H'FD0B5
Sync signal control
register
SYNCR
R/W
Byte
H'F8
H'FD0B6
Summary of Contents for Hitachi H8S/2191
Page 123: ...Rev 2 0 11 00 page 96 of 1037...
Page 149: ...Rev 2 0 11 00 page 122 of 1037...
Page 197: ...Rev 2 0 11 00 page 170 of 1037...
Page 247: ...Rev 2 0 11 00 page 220 of 1037...
Page 249: ...Rev 2 0 11 00 page 222 of 1037...
Page 347: ...Rev 2 0 11 00 page 320 of 1037...
Page 357: ...Rev 2 0 11 00 page 330 of 1037...
Page 417: ...Rev 2 0 11 00 page 390 of 1037...
Page 431: ...Rev 2 0 11 00 page 404 of 1037...
Page 439: ...Rev 2 0 11 00 page 412 of 1037...
Page 457: ...Rev 2 0 11 00 page 430 of 1037...
Page 525: ...Rev 2 0 11 00 page 498 of 1037...
Page 543: ...Rev 2 0 11 00 page 516 of 1037...
Page 845: ...Rev 2 0 11 00 page 818 of 1037...