Rev. 2.0, 11/00, page 784 of 1037
28.14.3
CFG Frequency Divider
(1) Block Diagram
Figure 28.65 shows a block diagram of the 7-bit CFG frequency divider and its mask timer.
W
R/W
W
R/W
W
W
W
R
R/W
Internal bus
CMN
CRF
UDF
UDF
UDF
CFG
DVCFG
DVCFG2
,
MCGin
Internal bus
CFG
clock
select
CTMR(6bit)
CDIVR2(7bit)
DVTRG
PB(ASM)
REC
s = fosc/2
s/1024
s/512
s/256
s/128
Down counter (7 bits)
Down counter (7 bits)
Down counter (6 bits)
CDIVR(7bit)
CMK
S
R
Edge
select
· CDVC
· CDVC
· CDVC
· CDVC
· CDVC
Figure 28.65 CFG Frequency Divider
Summary of Contents for Hitachi H8S/2191
Page 123: ...Rev 2 0 11 00 page 96 of 1037...
Page 149: ...Rev 2 0 11 00 page 122 of 1037...
Page 197: ...Rev 2 0 11 00 page 170 of 1037...
Page 247: ...Rev 2 0 11 00 page 220 of 1037...
Page 249: ...Rev 2 0 11 00 page 222 of 1037...
Page 347: ...Rev 2 0 11 00 page 320 of 1037...
Page 357: ...Rev 2 0 11 00 page 330 of 1037...
Page 417: ...Rev 2 0 11 00 page 390 of 1037...
Page 431: ...Rev 2 0 11 00 page 404 of 1037...
Page 439: ...Rev 2 0 11 00 page 412 of 1037...
Page 457: ...Rev 2 0 11 00 page 430 of 1037...
Page 525: ...Rev 2 0 11 00 page 498 of 1037...
Page 543: ...Rev 2 0 11 00 page 516 of 1037...
Page 845: ...Rev 2 0 11 00 page 818 of 1037...