Rev. 2.0, 11/00, page 1031 of 1037
Pin States
Pin Names
Circuit Diagram
At Reset
Sleep
Mode
Power-Down
Modes Other
Than Sleep
Mode
DFG
DPG/PS3
RD
PDRn
DFG
DPG
PMRn
PCRn
DPG SW
DPG SW
RES+LPM
DFG
DPG
/PS3
Hi-Z
Hi-Z
CTL (+)
CTL (
−
)
CTLREF
CTLBias
CTLFB
CTLAmp (O)
CTLSMT (i)
+
-
-
+
+ -
CTLGR3 to 1
CTLFB
CTLGR0
AMPSHORT
(REC-CTL)
AMPON
(PB-CTL)
PB-CTL (+)
PB-CTL (-)
CTLSMT (i)
CTLAmp (o)
CTLFB
CTLREF
CTL (+)
CTL (-)
CTLBias
Note
Note: Be sure to set a capacitor between
CTLAmp (o) and CTLSMT (i).
X2
Oscil-
lation
Oscil-
lation
Oscillation
X1
1 M
Ω
Typ
Note: Resistance values are
reference values.
When the subclock is not used, set
X1 = high and X2 = open.
OSC2
Low output
OSC1
LPM
Oscil-
lation
Oscil-
lation
Summary of Contents for Hitachi H8S/2191
Page 123: ...Rev 2 0 11 00 page 96 of 1037...
Page 149: ...Rev 2 0 11 00 page 122 of 1037...
Page 197: ...Rev 2 0 11 00 page 170 of 1037...
Page 247: ...Rev 2 0 11 00 page 220 of 1037...
Page 249: ...Rev 2 0 11 00 page 222 of 1037...
Page 347: ...Rev 2 0 11 00 page 320 of 1037...
Page 357: ...Rev 2 0 11 00 page 330 of 1037...
Page 417: ...Rev 2 0 11 00 page 390 of 1037...
Page 431: ...Rev 2 0 11 00 page 404 of 1037...
Page 439: ...Rev 2 0 11 00 page 412 of 1037...
Page 457: ...Rev 2 0 11 00 page 430 of 1037...
Page 525: ...Rev 2 0 11 00 page 498 of 1037...
Page 543: ...Rev 2 0 11 00 page 516 of 1037...
Page 845: ...Rev 2 0 11 00 page 818 of 1037...