Rev. 2.0, 11/00, page 303 of 1037
Section 14 Timer J
14.1
Overview
The Timer J consists of twin 8-bit counters. It carries seven different operation modes such as
reloading and event counting.
14.1.1
Features
The Timer J consists of twin 8-bit reloading timers and it is usable under the various functions as
follows:
(a) Twin 8-bit reloading timers (Among the two, one is capable to make timer outputs)
(b) Twin 8-bit event counters (Capable to make reloading)
(c) 8-bit event counter (Capable to make reloading) + 8-bit reload timer
(d) 16-bit event counter (Capable to make 16-bit reloading)
(e) 16-bit reload timer (Capable to make 16-bit reloading)
(f) Remote controlled transmissions
(g) "Take up/Supply reel pulse" dividing (8 bit
×
2 units)
14.1.2
Block Diagram
Figure 14.1 is a block diagram of the Timer J. The Timer J consists of two reload timers
namely, TMJ-1 and TMJ-2.
Summary of Contents for Hitachi H8S/2191
Page 123: ...Rev 2 0 11 00 page 96 of 1037...
Page 149: ...Rev 2 0 11 00 page 122 of 1037...
Page 197: ...Rev 2 0 11 00 page 170 of 1037...
Page 247: ...Rev 2 0 11 00 page 220 of 1037...
Page 249: ...Rev 2 0 11 00 page 222 of 1037...
Page 347: ...Rev 2 0 11 00 page 320 of 1037...
Page 357: ...Rev 2 0 11 00 page 330 of 1037...
Page 417: ...Rev 2 0 11 00 page 390 of 1037...
Page 431: ...Rev 2 0 11 00 page 404 of 1037...
Page 439: ...Rev 2 0 11 00 page 412 of 1037...
Page 457: ...Rev 2 0 11 00 page 430 of 1037...
Page 525: ...Rev 2 0 11 00 page 498 of 1037...
Page 543: ...Rev 2 0 11 00 page 516 of 1037...
Page 845: ...Rev 2 0 11 00 page 818 of 1037...