Rev. 2.0, 11/00, page 945 of 1037
H'D098: DVCTL Control Register CTVC: Frequency Divider
0
*
1
*
R
2
*
R
3
4
5
6
7
R
CFG
HSW
0
W
0
W
CEX
CEG
CTL
1
1
1
DVCTL signal generation select bit
0 Generated by PB-CTL signal
1 Generated by external input signal
External sync signal edge select bit
0 Rising edge
1 Falling edge
CFG flag
0 CFG level is low
1 CFG level is high
HSW flag
0 HSW level is low
1 HSW level is high
CTL flag
0 REC or PB-CTL level is low
1 REC or PB-CTL level is high
Bit :
Initial value :
R/W :
—
—
—
—
—
—
Note:
*
Undetermined
H'D099: CTL Frequency Division Register CTLR: Frequency Divider
0
0
1
0
W
2
0
W
3
0
4
0
W
0
W
5
6
0
7
CTL4
CTL3
CTL2
CTL1
CTL0
0
W
CTL7
W
W
W
CTL6
CTL5
Bit :
Initial value :
R/W :
Summary of Contents for Hitachi H8S/2191
Page 123: ...Rev 2 0 11 00 page 96 of 1037...
Page 149: ...Rev 2 0 11 00 page 122 of 1037...
Page 197: ...Rev 2 0 11 00 page 170 of 1037...
Page 247: ...Rev 2 0 11 00 page 220 of 1037...
Page 249: ...Rev 2 0 11 00 page 222 of 1037...
Page 347: ...Rev 2 0 11 00 page 320 of 1037...
Page 357: ...Rev 2 0 11 00 page 330 of 1037...
Page 417: ...Rev 2 0 11 00 page 390 of 1037...
Page 431: ...Rev 2 0 11 00 page 404 of 1037...
Page 439: ...Rev 2 0 11 00 page 412 of 1037...
Page 457: ...Rev 2 0 11 00 page 430 of 1037...
Page 525: ...Rev 2 0 11 00 page 498 of 1037...
Page 543: ...Rev 2 0 11 00 page 516 of 1037...
Page 845: ...Rev 2 0 11 00 page 818 of 1037...