Rev. 2.0, 11/00, page 955 of 1037
H'D0BB: Servo Interrupt Request Register 2 SIRQR2: Servo Interrupt
0
0
1
0
R/(W)
*
2
3
4
5
6
1
7
R/(W)
*
IRRSNC
IRRCTL
1
1
1
1
1
Note:
*
Only 0 can be written to clear the flag.
Vertical sync signal interrupt request bit
0 Sync signal detector (VD, noise) interrupt
request is not generated
1 Sync signal detector (VD, noise) interrupt
request is generated
CTL interrupt request bit
0 CTL interrupt request is not
generated
1 CTL interrupt request is
generated
Bit :
Initial value :
R/W :
—
—
—
—
—
—
—
—
—
—
—
—
H'D0E0: Start Address Register STAR: 32-Byte Buffer SCI2
0
0
1
0
R/W
2
0
R/W
3
0
4
0
R/W
5
6
1
7
R/W
R/W
STA4
STA3
STA2
STA1
STA0
1
1
Bit :
Initial value :
R/W :
—
—
—
—
—
—
H'D0E1: End Address Register EDAR: 32-Byte Buffer SCI2
0
0
1
0
R/W
2
0
R/W
3
0
4
0
R/W
5
6
1
7
R/W
R/W
EDA4
EDA3
EDA2
EDA1
EDA0
1
1
Bit :
Initial value :
R/W :
—
—
—
—
—
—
Summary of Contents for Hitachi H8S/2191
Page 123: ...Rev 2 0 11 00 page 96 of 1037...
Page 149: ...Rev 2 0 11 00 page 122 of 1037...
Page 197: ...Rev 2 0 11 00 page 170 of 1037...
Page 247: ...Rev 2 0 11 00 page 220 of 1037...
Page 249: ...Rev 2 0 11 00 page 222 of 1037...
Page 347: ...Rev 2 0 11 00 page 320 of 1037...
Page 357: ...Rev 2 0 11 00 page 330 of 1037...
Page 417: ...Rev 2 0 11 00 page 390 of 1037...
Page 431: ...Rev 2 0 11 00 page 404 of 1037...
Page 439: ...Rev 2 0 11 00 page 412 of 1037...
Page 457: ...Rev 2 0 11 00 page 430 of 1037...
Page 525: ...Rev 2 0 11 00 page 498 of 1037...
Page 543: ...Rev 2 0 11 00 page 516 of 1037...
Page 845: ...Rev 2 0 11 00 page 818 of 1037...