Rev. 2.0, 11/00, page 332 of 1037
Notes:
Internal bus
Internal bus
Clock sources
DVCTL
CFG
Clock
selection (2 bits)
Reloading register
(8 bits)
Down-counter
(8 bits)
Capture register
(8 bits)
TMRI2
Interrupt request
TMRI1
Interrupt
request
TMRI3
Interrupt
request
TMRU-1
TMRCP1
*
2
UnderÐ
flow
TMRU-3
Underflow
*
1
TMRL3
PS31,30
External signals
IRQ3
/1024
/2048
/4096
Clock source
/64
/128
/256
Clock sources
/4
/256
/512
Down-counter
(8 bits)
Latch
clock
selection
Clock
selection (2 bits)
Resetting Available/
Not
available
CP/
SLM
SLW
CAPF
Capture register
(8 bits)
Down-counter
(8 bits)
Reloading register
(8 bits)
Acceleration/
braking
Reloading Available/
not
available
Reloading
clock
selection
Reloading register
(8 bits)
RLD/
CAP
Clock
selection
(2 bits)
CPS
LAT
PS21,20
CLR2
Res
Res
TMRCP2
UnderÐ
flow
TMRU-2
CFG mask F/F
R
S
Q
R
S
Q
Acceleration
braking
AC/BR
TMRL2
RLD
RLCK
TMRL1
PS11,10
Interrupting circuit
1.
When the DVCTL is being used as the clock source, reloading will be made when the counter underflows and when
the dividing clock is being used as the clock source, reloading will be made by the DVCTL.
2.
When the LAT bit = 0, the capture signal against the TMRU-1 will not be output.
Figure 16.1 Block Diagram of the Timer R
Summary of Contents for Hitachi H8S/2191
Page 123: ...Rev 2 0 11 00 page 96 of 1037...
Page 149: ...Rev 2 0 11 00 page 122 of 1037...
Page 197: ...Rev 2 0 11 00 page 170 of 1037...
Page 247: ...Rev 2 0 11 00 page 220 of 1037...
Page 249: ...Rev 2 0 11 00 page 222 of 1037...
Page 347: ...Rev 2 0 11 00 page 320 of 1037...
Page 357: ...Rev 2 0 11 00 page 330 of 1037...
Page 417: ...Rev 2 0 11 00 page 390 of 1037...
Page 431: ...Rev 2 0 11 00 page 404 of 1037...
Page 439: ...Rev 2 0 11 00 page 412 of 1037...
Page 457: ...Rev 2 0 11 00 page 430 of 1037...
Page 525: ...Rev 2 0 11 00 page 498 of 1037...
Page 543: ...Rev 2 0 11 00 page 516 of 1037...
Page 845: ...Rev 2 0 11 00 page 818 of 1037...