Rev. 2.0, 11/00, page 693 of 1037
R/W
R/W
R/W
R/W
R/W
R/W
REF30P
HSW
(Video FF)
NHSW
(Narrow FF)
·
DPGCR
·
DPGCR
·
DPGCR
·
DFUCR
·
DPGCR
·
DPPR1
·
DPPR2
R/(W)
S
R
F/F
Q
W
W
Internal bus
Internal bus
OVF
LSB
MSB
·
DPER1
·
DPER2
LSB
MSB
DPOVF
DFEPS
HSWES
N/V
Latch
Preset
Error data (20 bits)
To DFU
Edge
detector
Sequence
controller
,
Error data
(16bit)
Error data
(4bit)
Preset data
(16bit)
Preset data
(4bit)
Counter (20bit)
IRRDRM3
DPCS1,0
s
s/2
s/4
s/8
s = fosc/2
Figure 28.29 Block Diagram of Drum Phase Error Detector
Summary of Contents for Hitachi H8S/2191
Page 123: ...Rev 2 0 11 00 page 96 of 1037...
Page 149: ...Rev 2 0 11 00 page 122 of 1037...
Page 197: ...Rev 2 0 11 00 page 170 of 1037...
Page 247: ...Rev 2 0 11 00 page 220 of 1037...
Page 249: ...Rev 2 0 11 00 page 222 of 1037...
Page 347: ...Rev 2 0 11 00 page 320 of 1037...
Page 357: ...Rev 2 0 11 00 page 330 of 1037...
Page 417: ...Rev 2 0 11 00 page 390 of 1037...
Page 431: ...Rev 2 0 11 00 page 404 of 1037...
Page 439: ...Rev 2 0 11 00 page 412 of 1037...
Page 457: ...Rev 2 0 11 00 page 430 of 1037...
Page 525: ...Rev 2 0 11 00 page 498 of 1037...
Page 543: ...Rev 2 0 11 00 page 516 of 1037...
Page 845: ...Rev 2 0 11 00 page 818 of 1037...