Rev. 2.0, 11/00, page 942 of 1037
H'D088: REC-CTL Duty Data Register 4 RCDR4: CTL Circuit
1
1
1
1
13
14
15
1
0
3
2
5
4
7
6
9
8
11
10
CMT41
W
12
0
CMT40
W
0
CMT43
W
0
CMT42
W
0
CMT45
W
0
CMT44
W
0
CMT47
W
0
CMT46
W
0
CMT49
W
0
CMT48
W
0
CMT4B
W
0
CMT4A
W
0
Bit :
Initial value :
R/W :
—
—
—
—
—
—
—
—
H'D08A: REC-CTL Duty Data Register 5 RCDR5: CTL Circuit
1
1
1
1
13
14
15
1
0
3
2
5
4
7
6
9
8
11
10
CMT51
W
12
0
CMT50
W
0
CMT53
W
0
CMT52
W
0
CMT55
W
0
CMT54
W
0
CMT57
W
0
CMT56
W
0
CMT59
W
0
CMT58
W
0
CMT5B
W
0
CMT5A
W
0
Bit :
Initial value :
R / W :
—
—
—
—
—
—
—
—
H'D08C: Duty I/O Register DI/O: CTL Circuit
0
1
1
0
R/(W)
*
2
0
W
3
0
4
5
1
6
7
R/W
W
W
VCTR0
1
W
VCTR1
1
W
VCTR2
BPON
BPS
BPF
DI/O
1
Note:
*
Only 0 can be written.
Bit pattern detection ON/OFF bit
0 Bit pattern detection OFF
1 Bit pattern detection ON
Bit pattern detection start bit
0 Normal status
1 Starts 8-bit bit pattern detection
Duty I/O register
Bit pattern detection flag
0 Bit pattern (8-bit) is not detected
1 Bit pattern (8-bit) is detected
VCTR2 VCTR1 VCTR0 Number of 1-pulse for detection
0 0 0 2
1 4 (SYNC mark)
1 0 6
1 8 (mark A, short)
1 0 0 12 (mark A, long)
1 16
1 0 24 (mark B)
1 32
VISS interrupt setting bits
Bit :
Initial value :
R/W :
—
—
Summary of Contents for Hitachi H8S/2191
Page 123: ...Rev 2 0 11 00 page 96 of 1037...
Page 149: ...Rev 2 0 11 00 page 122 of 1037...
Page 197: ...Rev 2 0 11 00 page 170 of 1037...
Page 247: ...Rev 2 0 11 00 page 220 of 1037...
Page 249: ...Rev 2 0 11 00 page 222 of 1037...
Page 347: ...Rev 2 0 11 00 page 320 of 1037...
Page 357: ...Rev 2 0 11 00 page 330 of 1037...
Page 417: ...Rev 2 0 11 00 page 390 of 1037...
Page 431: ...Rev 2 0 11 00 page 404 of 1037...
Page 439: ...Rev 2 0 11 00 page 412 of 1037...
Page 457: ...Rev 2 0 11 00 page 430 of 1037...
Page 525: ...Rev 2 0 11 00 page 498 of 1037...
Page 543: ...Rev 2 0 11 00 page 516 of 1037...
Page 845: ...Rev 2 0 11 00 page 818 of 1037...