Rev. 2.0, 11/00, page 552 of 1037
8
Bit0
Data 2
SCL
(master output)
SDA
(slave output)
SDA
(master output)
IRIC
IRTR
ICDR
User processing
[9] IRIC clearance
[6] ICDR read
(Data 2)
[7] IRIC clearance
[9] IRIC Clearance
[6] ICDR read
(Data 3)
[7] IRIC clearance
Bit7
[8]
[5]
A
Bit6
Bit5
Bit4
Bit7
Bit6
Bit3
Bit2
Bit1
Bit0
9
1
2
3
4
5
6
7
[8]
[5]
A
8
9
1
2
Data 3
Data 4
Data 3
Data 2
Data 1
These processes are executed continuously.
These processes are executed continuously.
Figure 25.8 Example of Master Receive Mode Operation Timing
(MLS = ACKB = 0, WAIT = 1) continued
Summary of Contents for Hitachi H8S/2191
Page 123: ...Rev 2 0 11 00 page 96 of 1037...
Page 149: ...Rev 2 0 11 00 page 122 of 1037...
Page 197: ...Rev 2 0 11 00 page 170 of 1037...
Page 247: ...Rev 2 0 11 00 page 220 of 1037...
Page 249: ...Rev 2 0 11 00 page 222 of 1037...
Page 347: ...Rev 2 0 11 00 page 320 of 1037...
Page 357: ...Rev 2 0 11 00 page 330 of 1037...
Page 417: ...Rev 2 0 11 00 page 390 of 1037...
Page 431: ...Rev 2 0 11 00 page 404 of 1037...
Page 439: ...Rev 2 0 11 00 page 412 of 1037...
Page 457: ...Rev 2 0 11 00 page 430 of 1037...
Page 525: ...Rev 2 0 11 00 page 498 of 1037...
Page 543: ...Rev 2 0 11 00 page 516 of 1037...
Page 845: ...Rev 2 0 11 00 page 818 of 1037...