
Rev. 2.0, 11/00, page 719 of 1037
R
*
/W
Note:
*
When DVREF1 and DVREF0 are read, values in the down counter (2 bits) are read out.
s = fosc/2
s
s /2
EXCAP
REF30P
·
XTCR
W
W
XCS
·
XTCR
W
AT/MU
ASM
REC/PB
·
XTCR
W
TRK/X
S
R
Q
S
R
Q
Internal bus
Internal bus
DVREF1, 0
CAPRF
EXC/REF
W
W
·
XTCR
·
XTCR
Down counter
Edge
selection
(2bit)
Counter
(10bit)
CAPREF30
REF30X
W
X-value data
register
·
XDR
(12bit)
TRK value data
register
·
TRDR
(12bit)
Down counter
(12bit)
(12bit)
Down counter
Figure 28.37 Block Diagram of X-Value Adjustment Circuit
Summary of Contents for Hitachi H8S/2191
Page 123: ...Rev 2 0 11 00 page 96 of 1037...
Page 149: ...Rev 2 0 11 00 page 122 of 1037...
Page 197: ...Rev 2 0 11 00 page 170 of 1037...
Page 247: ...Rev 2 0 11 00 page 220 of 1037...
Page 249: ...Rev 2 0 11 00 page 222 of 1037...
Page 347: ...Rev 2 0 11 00 page 320 of 1037...
Page 357: ...Rev 2 0 11 00 page 330 of 1037...
Page 417: ...Rev 2 0 11 00 page 390 of 1037...
Page 431: ...Rev 2 0 11 00 page 404 of 1037...
Page 439: ...Rev 2 0 11 00 page 412 of 1037...
Page 457: ...Rev 2 0 11 00 page 430 of 1037...
Page 525: ...Rev 2 0 11 00 page 498 of 1037...
Page 543: ...Rev 2 0 11 00 page 516 of 1037...
Page 845: ...Rev 2 0 11 00 page 818 of 1037...