Rev. 2.0, 11/00, page 272 of 1037
11.7.4
Pin States
Table 11.19 shows the port 5 pin states in each operation mode.
Table 11.19 Port 3 Pin States
Pins
Reset
Active
Sleep
Standby
Watch
Subactive
Subsleep
P53/TRIG
P52/TMBI
P51
P50/
$'57*
High-
impedance
Operation
Holding
High-
impedance
High-
impedance
Operation
Holding
Note: If the TRIG, TMBI, and
$'75*
input pins are set, the alternative pin need always be set
to the high or low level regardless of the active mode and low power consumption mode.
Note that the pin level must not reach an intermediate level.
Summary of Contents for Hitachi H8S/2191
Page 123: ...Rev 2 0 11 00 page 96 of 1037...
Page 149: ...Rev 2 0 11 00 page 122 of 1037...
Page 197: ...Rev 2 0 11 00 page 170 of 1037...
Page 247: ...Rev 2 0 11 00 page 220 of 1037...
Page 249: ...Rev 2 0 11 00 page 222 of 1037...
Page 347: ...Rev 2 0 11 00 page 320 of 1037...
Page 357: ...Rev 2 0 11 00 page 330 of 1037...
Page 417: ...Rev 2 0 11 00 page 390 of 1037...
Page 431: ...Rev 2 0 11 00 page 404 of 1037...
Page 439: ...Rev 2 0 11 00 page 412 of 1037...
Page 457: ...Rev 2 0 11 00 page 430 of 1037...
Page 525: ...Rev 2 0 11 00 page 498 of 1037...
Page 543: ...Rev 2 0 11 00 page 516 of 1037...
Page 845: ...Rev 2 0 11 00 page 818 of 1037...