
Rev. 2.0, 11/00, page 800 of 1037
•
Example
The set values to detect the vertical and horizontal sync signals (SEPV and SEPH) from
Csync are required to meet the following conditions. Assumed that the set values in the
VTHR register were VVTH and HVTH,
(VVTH-1)
×
2/
φ
s > Hpuls
(HVTH-2)
×
2/
φ
s
≤
Hpuls/2 < (HVTH-1) )
×
2/
φ
s
Where, Hpuls is pulse width (
µ
s) of the horizontal sync signal, and
φ
s is servo clock
(fosc/2).
Thus, if
φ
s = 5 MHz, NTSC system is used,
(VVTH-1)
×
0.4
µ
s > 4.7
µ
s
∴
VVTH
≥
H'D
(HVTH-2)
×
0.4
µ
s
≤
2.35
µ
s < (HVTH-1)
×
0.4
µ
s
∴
HVTH
≥
H'7
Note:
This circuits detects the pulse with the width set in the VTHR register. If a noise pulse
with the width greater than the set value was input, the circuit regards that it detected a
sync signal.
Summary of Contents for Hitachi H8S/2191
Page 123: ...Rev 2 0 11 00 page 96 of 1037...
Page 149: ...Rev 2 0 11 00 page 122 of 1037...
Page 197: ...Rev 2 0 11 00 page 170 of 1037...
Page 247: ...Rev 2 0 11 00 page 220 of 1037...
Page 249: ...Rev 2 0 11 00 page 222 of 1037...
Page 347: ...Rev 2 0 11 00 page 320 of 1037...
Page 357: ...Rev 2 0 11 00 page 330 of 1037...
Page 417: ...Rev 2 0 11 00 page 390 of 1037...
Page 431: ...Rev 2 0 11 00 page 404 of 1037...
Page 439: ...Rev 2 0 11 00 page 412 of 1037...
Page 457: ...Rev 2 0 11 00 page 430 of 1037...
Page 525: ...Rev 2 0 11 00 page 498 of 1037...
Page 543: ...Rev 2 0 11 00 page 516 of 1037...
Page 845: ...Rev 2 0 11 00 page 818 of 1037...